### RESEARCH ARTICLE | JULY 14 2022

# Understanding the factors affecting contact resistance in nanowire field effect transistors (NWFETs) to improve nanoscale contacts for future scaling ⊘

Check for updates

Journal of Applied Physics 132, 024302 (2022) https://doi.org/10.1063/5.0092535



### Articles You May Be Interested In

Strain-induced transconductance enhancement by pattern dependent oxidation in silicon nanowire fieldeffect transistors

Appl. Phys. Lett. (November 2007)

#### Transport properties of InAs nanowire field effect transistors: The effects of surface states

Journal of Vacuum Science & Technology B: Microelectronics and Nanometer Structures Processing, Measurement, and Phenomena (July 2007)

Tunable piezoresistance and noise in gate-all-around nanowire field-effect-transistor

Appl. Phys. Lett. (February 2012)





## Understanding the factors affecting contact resistance in nanowire field effect transistors (NWFETs) to improve nanoscale contacts for future scaling

Cite as: J. Appl. Phys. 132, 024302 (2022); doi: 10.1063/5.0092535 Submitted: 23 March 2022 · Accepted: 24 June 2022 · Published Online: 14 July 2022

S. Ramesh,<sup>1,2,a)</sup> Ts. Ivanov,<sup>2</sup> A. Sibaja-Hernandez,<sup>2</sup> A. Alian,<sup>2</sup> E. Camerotto,<sup>3</sup> A. Milenin,<sup>2</sup> N. Pinna,<sup>2</sup> D S. El Kazzi,<sup>2</sup> D. Lin,<sup>2</sup> P. Lagrain,<sup>2</sup> P. Favia,<sup>2</sup> H. Bender,<sup>2</sup> N. Collaert,<sup>2</sup> and K. De Meyer<sup>1,2</sup>

### AFFILIATIONS

<sup>1</sup>KU Leuven, ESAT, Kasteelpark Arenberg 10, 3001 Leuven, Belgium <sup>2</sup>IMEC, Kapeldreef 75, 3001 Leuven, Belgium <sup>3</sup>Lam Research Belgium, Kapeldreef 75, 3001 Leuven, Belgium

<sup>a)</sup>Author to whom correspondence should be addressed: siva.ramesh@imec.be

### ABSTRACT

In this paper, dry etched vertical nanowires (VNWs) are used in transmission line/transfer length analysis to study the contacts of gate-all-around devices for future technology nodes. VNW resistors with Mo and Pd based metal stack contacts to p-InGaAs show Schottky behavior, unlike the planar counterpart. The resistance for Mo contact is higher than Pd, however, Pd was found to form an alloy with InGaAs behavior, unlike the planar counterpart. The resistance for Mo contact is higher than Pd, however, Pd was found to form an alloy with InGaAs at temperatures as low as 190 °C, and the length of Pd diffusion into the InGaAs increased at smaller NW dimensions, hindering future scalability. The minimum extracted specific contact resistivity ( $\rho_c$ ) values are  $1.6 \times 10^{-5} \Omega \text{ cm}^2$  (Mo) and  $4.2 \times 10^{-6} \Omega \text{ cm}^2$  (Pd) for a doping level of  $1 \times 10^{19} \text{ cm}^{-3}$ . An apparent dependence of  $\rho_c$  on the NW diameter was also observed. This has been attributed to the surface states under the un-gated region of NW devices and found to dominate at smaller diameters. An analytical model to account for such geometrical effects has also been developed and validated with technology computer-aided design simulations. The analysis presented in this paper effectively captures the 3D aspects of an NW contact at nanoscale dimensions and can be applied irrespective of the semiconductor and contact metal used. *Published under an exclusive license by AIP Publishing*. https://doi.org/10.1063/5.0092535

### I. INTRODUCTION

Metal-semiconductor contact at the source and drain (S/D) junction of a transistor is critical for the ON-state performance of the device, especially for nanowire MOSFETs with nanoscale junction dimensions. Literature studies suggest that the III-V nanowire (NW) devices show the potential to outperform state-of-the-art Si MOSFETs and gate-all-around nanowire field effect transistors (NWFETs).<sup>1-6</sup> For good performance, the series resistance of scaled MOSFETs will need to be well below  $100 \,\Omega \mu m$ .<sup>7</sup> However, contacts to III-V nanowire FETs show high resistance owing to the small contact area.<sup>8</sup> In addition, it is difficult to quantify the series/ access resistance for vertical NW (VNW) devices due to the inherent asymmetry in S/D (bottom/top) contacts, unlike lateral MOSFETs,<sup>9</sup> causing the extraction techniques to fail.<sup>10</sup>

Ohmic contacts to planar III–V semiconductors have been studied and analyzed extensively in the literature.<sup>11-13</sup> The resistiv- g ity and, hence, the resistance of a metal-semiconductor contact, in general, are dependent on factors such as carrier concentration, surface pre-treatment, and type of metal used. Typically, Mo is used as S/D contact to III-V devices as it has been reported in the literature to consistently produce low resistivity contact.<sup>13</sup> Also, Mo allows a higher thermal budget for III-V processing that improves the intrinsic MOS interface, while other metals such as Ni and Pd form alloy with the InGaAs surface, making the contact formation difficult to control.<sup>12,14</sup> However, contrary to the planar experimental results, Mo contacts show Schottky behavior at nanoscale dimensions,<sup>15</sup> posing serious threat to future scalability of these devices.

Published under an exclusive license by AIP Publishing

This article may be downloaded for personal use only. Any other use requires prior permission of the author and AIP Publishing. This article appeared in S. Ramesh, Ts. Ivanov, A. Sibaja-Hernandez, A. Alian, E. Camerotto, A. Milenin, N. Pinna, S. El Kazzi, D. Lin, P. Lagrain, P. Favia, H. Bender, N. Collaert, K. De Meyer; Understanding the factors affecting contact resistance in nanowire field effect transistors (NWFETs) to improve nanoscale contacts for future scaling. Journal of Applied Physics 14 July 2022; 132 (2): 024302. and may be found at https://doi.org/10.1063/5.0092535



FIG. 1. I-V characteristics (from this work) of (a) planar CTLM structure and (b) a uniformly doped VNW. Planar structures do not capture the effects present in NW devices. Non-ohmic behavior and low current in NW resistors due to the geometry and dimensions.

Furthermore, the 3D aspects of the access resistance in vertical devices are not captured in a typical planar circular transmission line measurement (CTLM)-based test structure,16-18 as shown in Fig. 1. The figure compares current measured from a large planar CTLM structure with that of a single, 45 nm diameter VNW. Both the planar and VNW InGaAs layers are doped n-type with a concentration of  $\sim 1 \times 10^{19}$  cm<sup>-3</sup>. The contact metal used is Mo in both cases. Yet, the non-ohmic behavior in the vertical device is not observed in the planar CTLM structure. Thus, a dedicated reliable test vehicle is needed to characterize these nano contacts and evaluate possible solutions to reduce the impact of contact resistance on future device performance.

In this work, we investigate p<sup>+</sup>-doped VNW resistors, which are relevant for contacts to VNW-based pMOS and tunnel field effect transistor (TFET) devices. We also demonstrate a transmission line measurement or transfer length method (TLM) on p-type InGaAs VNW arrays fabricated using the top-down approach. We use a VNW resistor test structure developed with a common process flow as that of a VNW MOSFET<sup>18</sup> for this study. A preliminary technology computer-aided design (TCAD) setup has also been developed to understand these nanoscale contacts. The analytical model, developed later in this paper, is independent of semiconductor material and contact metal used. In principle, it can be extended to the contacts of III-V nMOS NWFETs and Si-based nanoscale devices as well.

This paper is organized as follows. In Sec. II, we present the device fabrication, the principle of vertical TLM analysis, and the effect of anneal on Mo contact resistance. The characterization results are shown in Sec. III. Section IV presents the impact of NW dimensions on contact resistivity. In Sec. V, we develop a physical model to explain the steep change in resistance with NW dimensions and verify it with TCAD simulations. Finally, we conclude in Sec. VI.

### **II. EXPERIMENTAL**

### A. Device fabrication

The key process steps involved in the fabrication of VNW resistor are presented in Fig. 2. The hard mask (HM) is defined



with e-beam lithography on an 850 nm thick uniformly doped (p-type  ${\sim}1 \times 10^{19}\, cm^{-3})~In_{0.53}Ga_{0.47}As$  layer, grown on lattice matched, and doped the InP substrate (2-in.). Next, both HM opening and pillar etch steps are performed in a Lam Kiyo\* conductor etch module. After the III-V dry etch, all samples are subjected to a pre-clean in diluted HCl [1 part 37% concentrated HCl 1063/5.0092 and 3 parts de-ionized (DI) water] for 30 s. A thick contact isolation with 20 nm atomic layer deposition (ALD) Al<sub>2</sub>O<sub>3</sub> is then performed, and the NWs are planarized with a spin resist.

The resist is then recessed to a desired height in an Oxford Plasmalab 100 etch tool using  $O_2$  chemistry. The  $O_2$  plasma will g selectively recess the resist without affecting the  $Al_2O_3$  isolation. The oxide is then recessed from the top of NW and the resist is stripped. Finally, metal stacks with Mo/Al and Pd/Al, with  $\sim$ 70 nm  $\frac{1}{80}$ target thickness each, are deposited on the top of NW. The contacts are deposited immediately after a surface cleaning step in diluted § HCl as described above. The back-side metallization is performed with, ~50 nm each, Mo/Al stack.

In Fig. 3, we show scanning electron microscopy (SEM) images of NWs after the III-V etch and after the top isolation recess for contact openings with two different contact length dimensions ( $L_C$ ).  $L_C$  represents the length of the NW exposed (i.e., region available for the metal-semiconductor contact) from the top of the NW till the isolation region. The inspections were performed at special SEM structures that have different nanowire diameters, termed as critical dimension (CD), compared to the devices. We could clearly see the 20 nm thick Al<sub>2</sub>O<sub>3</sub> isolation deposited on the sidewall and an oxide-free NW surface sticking out of it. A TEM image of the finished VNW resistor with the Mo/Al contact is shown in Fig. 4. Some of the samples were later treated with a



FIG. 3. SEM images (tilted to 45°) of nanowires after wire etch and after two different contact length openings. The inspections were performed at special SEM structures which have different target critical dimensions (CDs) compared to devices. The NW height and length of contact opening are corrected for the tilted angle.

forming gas anneal (FGA) at 300 °C for 5 min. The thermal budget is limited by the metal contact used, and the rationale behind it is briefly discussed later in this section.

By varying the length of NW contact  $(L_C)$  in the resistor (see Fig. 5), we can realize a TLM-like analysis. The  $L_C$  is varied while keeping the NW height constant. The NW diameter is varied from 60 to 120 nm in design and the number of NW in an array change from 1 to 100. The NW height is measured to be about 460 nm.

Diameters at the NW top and starting point of the oxide isolation are measured, from the SEM inspections shown in Fig. 3, for



FIG. 4. Tunneling electron microscopy image of a VNW resistor with a contact diameter of 60 nm.



FIG. 5. Schematic of the TLM analysis using VNW; H and L<sub>C</sub> are the NW height and contact opening length, respectively.

each  $L_{\rm C}$  and an average of this is used for electrical analysis. Table I lists the estimated diameters of different target critical dimensions (CDs) at various  $L_{C}$ .

### B. Transmission line measurement analysis procedure

The current-voltage (I-V) characteristics between the NW top and a doped, wide bottom substrate are used to extract the total 3 NW resistance, as shown in Fig. 6(a). The bias is applied to the top of the nanowires and the ground is connected to the substrate bulk which is connected to the nanowire bottom and act as the bottom contact

In the analysis presented in this work, the total resistance a  $(R_{total})$  is considered as a combination of the NW contact resistance  $\frac{1}{2}$  and NW body resistance while the bottom substrate resistance is  $\frac{1}{2}$ neglected due to the wide, doped base. The I-V from a voltage range of  $\pm 50 \text{ mV}$  centered at 0 V applied voltage, as shown in Fig. 6(b), is used to compute  $R_{total}$  to avoid the influence of the applied voltage on the contact properties namely the barrier neglected due to the wide, doped base. The I-V from a voltage applied voltage on the contact properties, namely, the barrier § height,  $\phi_B$ , and as a result, the contact resistivity,  $\rho_C$ . To remove the impact of probe resistance on the measurement, the voltage of the NW top is monitored separately by another probe with high impedance (~zero current pass through it). The monitored voltage is and measured current are used to calculate Rheight,  $\phi_{\rm B}$ , and as a result, the contact resistivity,  $\rho_{\rm C}$ . To remove the and measured current are used to calculate R<sub>total</sub>.

Resistor analysis using a standard TLM on lateral nanowires (using the substrate transfer technique)<sup>19</sup> and vertical nanowires (using the vapor-liquid-solid (VLS) growth)<sup>20</sup> has been demonstrated in the literature. The contact resistance of a metalsemiconductor (nanowire) contact can be modeled as a distributed resistive network, as shown in Fig. 7.<sup>1</sup>

The current transport within the network can be described using a transmission line model. The resistivity of the semiconductor is given by  $\rho_{s}$ , and  $L_{c}$  is the contact length across which the voltage drop and current through the NW semiconductor are assumed to vary with distance, x. The current is assumed to grow from zero at x = 0 to total current at  $x = L_C$ . The resistance,  $dR_X$ , along the length of the smallest segment of NW, dx, across which the voltage drop and current are assumed to be a constant is then given by

$$dR_x = \frac{\rho_S \times dx}{\pi r_{NW}^2},\tag{1}$$

where  $r_{NW}$  is the physical radius of the nanowire.

 $\ensuremath{\mathsf{TABLE}}\xspace$  I. Estimate of diameters at different contact opening lengths for different target CDs.

| L <sub>C</sub><br>(nm) | CD 60 nm<br>(nm) | CD 80 nm<br>(nm) | CD 100 nm<br>(nm) | CD 120 nm<br>(nm) |
|------------------------|------------------|------------------|-------------------|-------------------|
| 84                     | 34               | 60               | 80                | 100               |
| 117                    | 32               | 64               | 84                | 104               |
| 225                    | 47               | 66               | 86                | 106               |
| 253                    | 49               | 71               | 91                | 111               |
| 317                    | 50               | 76               | 96                | 116               |

The voltage across this smallest element dx, along the NW length, is given by

$$dV = \frac{-\rho_{S} \times I(x) \times dx}{\pi r_{NW}^{2}}.$$
 (2)

The voltage drop at the interface between metal and the NW surface (under the contact) is assumed to be a constant and  $v_o$  and  $\rho_C$  are the specific contact resistances at the metal-semiconductor interface. The differential resistance,  $dR_D$  at this interface across the NW cross section of radius  $r_{NW}$  and length dx is then given by

$$dR_I = \frac{\rho_C}{2\pi r_{NW}c \times dx}.$$
(3)

The current through this interface across the NW cross section of radius  $r_{NW}$  and length dx can be written as

$$dI = \frac{2\pi r_{NW} \times [v_o - V(x)] \times dx}{\rho_C}.$$
 (4)

Combining the above equations and using the total resistance,  $R_{totab}$  measured across the NW, i.e., the sum of contact resistance ( $R_C$ ) and NW body resistance ( $R_{NW}$ ) under the isolation, we get the following analytical equations:<sup>19,20</sup>

$$R_{total} = R_{NW} + R_C, \tag{5}$$

$$R_C = \frac{4\rho_s L_T}{\pi d^2} \times \operatorname{coth}\left(\frac{L_C}{L_T}\right),\tag{6}$$

$$R_{NW}(h) = \frac{4\rho_s \times (H - L_C)}{\pi d^2},\tag{7}$$

$$\rho_C = \frac{4L_T^2 \rho_s}{d}.\tag{8}$$

The terms d,  $\rho_S$ , and  $L_T$  are the NW diameter, bulk resistivity, and transfer length at the contact, respectively. The transfer length  $(L_T)$  is defined as a characteristic length over which most of the current flows in the semiconductor under the metal contact before flowing into the contact.

The above equations are numerically solved with  $L_T$  and  $\rho_S$  as fit parameters. The NW dimensions measured from SEM, tabulated





in Table I, are used for the analysis. The specific contact resistivity,  $\rho_{\rm C}$  is then calculated from the fit values.

### C. Effect of anneal on Mo contact resistance

Figure 8(a) shows the total resistance measured for each  $\frac{1}{20}$  design CD at different annealing conditions for Mo contact on p-type InGaAs vertical resistors. The  $R_{total}$  reduces after an anneal at 300 °C but slowly increases when the annealing temperature and time are increased, as indicated by the arrows in the figure. This trend of  $R_{total}$  vs thermal treatment is also presented in Fig. 8(b) for a design CD of 80 nm. This trend was also observed in the planar CTLM experiments of this work (not shown here). We observed no fichange in the sheet resistance of the underlying InGaAs layer, indicating that this is, purely, a contact related effect.

This increase in resistance at a higher thermal budget has also been confirmed in the literature for Mo contacts on planar n-InGaAs.<sup>21</sup> Literature studies on the thermal stability of Mo on InGaAs layers, however, quote no "inter-diffusion" or "chemical interaction" at the metal-semiconductor interface.<sup>22</sup> The study also reports that the Mo metal does not degrade as the sheet resistance



FIG. 7. Schematic of a metal-semiconductor contact to NW expressed as a distributed resistive network.



**FIG. 8.** Effect of annealing temperature on Mo contact to p-InGaAs: (a) measured  $R_{total}$  as a function of design diameter and (b)  $R_{total}$  for a given diameter as a function of anneal condition.

of the metal remains constant over the entire annealing temperature range up to 300 °C.

One hypothesis for this turn-around in total resistance with temperature could be a metal "scavenging effect." It has been reported in the literature<sup>23</sup> that oxidation and reduction of the interface between high-k dielectrics and InGaAs layers are thermodynamically driven by the choice of metal electrodes. The kinetics of the reactions depend on the difference in Gibbs free energy ( $\Delta$ G) values between metal oxides and III–V oxides. If  $\Delta$ G is negative, then the InGaAs surface is observed to be oxidized during thermal anneal in a forming gas ambient.<sup>23</sup> However, the interface is clear of native oxides when  $\Delta$ G is positive.

Mo oxides and III–V native oxides are nearly thermodynamically equivalent, i.e., the difference in their Gibbs free energy is close to zero (but negative).<sup>23</sup> So, it is possible that in our NW resistors, at higher temperatures, oxidation of the III–V surface happens to lead to an increase in resistance. Some literature studies<sup>24</sup> on the thermal stability of III–V native oxides report that the III–V oxides are stable at higher temperatures between 350 and 400 °C compared to a lower thermal budget, thus supporting our hypothesis.

### **III. ELECTRICAL CHARACTERIZATION RESULTS**

### A. HV Characteristics and device variability

The *I*–*V* overlay plots of single VNW p-type resistors (without any thermal treatment) for both Mo and Pd contacts are shown in Fig. 9. The NW design CD is 100 nm, corresponding to an actual diameter of ~80 nm and the contact length, *LC*, is ~117 nm. We could note that Pd contact to InGaAs has higher current compared to Mo. Furthermore, resistors with Mo contact show a strong nonohmic behavior compared to the ones with Pd contact. We can see from the tables above that the average wire diameter changes for a given design CD with respect to the contact length. So, we will mention the design CD in all the figures for convenience and mention the actual diameter only when needed.

The difference between Mo and Pd contacts is also widely reported in the literature for both n-type and p-type InGaAs layers.<sup>12,25</sup> This is attributed to the presence of a very thin (<1 nm) interfacial III–V oxide layer between Mo and the semiconductor,<sup>12</sup> despite a surface pre-clean before metal deposition. Pd, on the



**FIG. 9.** *I*–*V* plots of single VNW p-type resistors for (a) Mo contact and (b) Pd contact. The NW design CD is 100 nm (actual diameter ~80 nm) and the contact length,  $L_c$  is ~117 nm.

other hand, is known to readily react with InGaAs to form an alloy, even at low temperatures (<300 °C), thus penetrating the native oxide.<sup>26,27</sup> However, it must be noted that the above I-V plots were measured for devices that did not receive any high thermal treatment (i.e., ~300 °C). It is possible that the Pd might have reacted with InGaAs during the contact pad patterning step when the sample without and with the resist coating was subjected to a 2 min bake at 190 and 120 °C, respectively. Such instances where Pd diffuses into the III–V layer when the sample experiences a mild increase in the temperature of the environment (~140 °C) have been reported in the literature,<sup>28</sup> thus supporting our hypothesis. This is further elucidated by the contact characteristics of the VNW resistors after annealing, as shown in Fig. 10.

The figure shows the median I-V of various VNW resistors before (reference) and after FGA at 300 °C for 5 min. We could see that the resistor with Pd contact [Fig. 10(b)] shows little change after annealing, indicating that intimate contact has already been formed during contact patterning. In the case of Mo [Fig. 10(a)], however, there is an improvement in the current and reduction in non-ohmic behavior after the anneal. The reason for this improvement is already discussed in Sec. II C. Still, the current level is lower than the Pd contact, indicating a high resistivity for Mo contact and, hence, a larger barrier height. In order to realize a clean (oxide-free) contact surface and achieve ultra-low contact resistance with Mo, we need a more stringent III–V surface preparation<sup>24,25,29</sup> or *in situ* fabrication techniques combining III–V growth and metal deposition.<sup>15,21</sup>



FIG. 10. Effect of anneal on (a) Mo and (b) Pd contacts.



FIG. 11. *I–V* plots of single VNW p-type resistors (without thermal treatment) for (a) Mo contact and (b) Pd contact.

As the NW dimension reduces, the current through the resistor also drops. The I-V for resistors with a smaller design CD of 60 nm (actual diameter ~ 30 nm) is shown in Fig. 11. We could note that the current levels have dropped by almost one order of magnitude for both Mo and Pd contacts (owing to the NW dimensions). In addition to this, we see a large spread in the resistor characteristics of the Pd contacts.

The spread could be due to the rough interface between Pd and InGaAs, formed because of their reaction. Figure 12 shows the energy dispersive x-ray spectroscopy (EDS) of the VNW resistor with the Pd/Al contact. The NW design CD is 60 nm (actual diameter  $\sim$  30 nm), and the contact length *LC* is  $\sim$ 117 nm. We could note that the Pd layer is rough and not conformal around the NW contact region, probably due to the reaction with III–V underneath. Mo contacts do not have this issue (not shown here).

From the EDS, we can see that the Pd has completely consumed/reacted with the InGaAs under the contact and the metal has also diffused into the NW body (below the oxide isolation level). The length of Pd diffusing into InGaAs is longer for smaller diameters compared to NW with larger diameters (not shown here). Furthermore, Pd has also reacted with the Al metal capping, which can cause problems with RC delays of real devices due to the change in resistivity of contact vias from the intermixing.

Ni has been suggested as another candidate for metal contact to the S/D junction of III–V MOS devices. However, similar to Pd,



FIG. 12. Energy dispersive x-ray spectroscopy (EDS) of VNW resistor with Pd/ Al contact.

Ni is also reported to diffuse and form an alloy with III–V layers.<sup>30–33</sup> Ni forms an ohmic contact and, hence, helps to achieve tremendous improvement in ON-state performance of InGaAs nanowire devices compared to Mo contacts.<sup>14</sup> However, like the Pd case discussed above, the length of diffusion of Ni varies with device dimensions. This has been attributed to a higher diffusion rate (which is surface limited) for narrow dimensions due to the higher surface-to-volume ratio.<sup>34</sup> It was also reported in Ref. 14 that for smaller NW diameters, the Ni contact possibly diffused through the doped S/D junction and reached the intrinsic InGaAs channel region. This resulted in a Schottky contact, asymmetric device behavior, and short channel effects, thus degrading the performance at smaller dimensions.

There are also studies in the literature that use "solid phase regrowth" to dope III–V layers.<sup>35,36</sup> It is a technique in which a metal that readily forms an alloy with III–V, like Pd, is used in combination with Si/S (dopants to III–V) and annealed at different temperatures in two or more stages to incorporate the dopants during the alloy formation. However, this usually results in a very rough interface and can also result in un-wanted alloy spikes that will vary the contact or channel length (as discussed for Ni above).

It is obvious from the studies reported in the literature and from this work that such poor control of (a) alloy formation and is (b) diffusion into the semiconductor material will result in a rough contact, high device-to-device variability, and overall degraded device performance. As device dimension is reduced, we need better control over the alloy formation and a smooth interface for a uniform and optimized contact integration with future scalability.

### B. The total resistance vs contact length

The total resistance  $(R_{total})$  is calculated in a voltage range of ±50 mV centered at 0 V applied voltage, as already shown in Fig. 6(b), to avoid the influence of the applied voltage on the contact properties. The resistance is normalized to the total number of nanowires (NW #) in an array. The normalized  $R_{total}$  of p-type resistors is plotted as a function of NW design CD and NW no. in Fig. 13 for both Mo and Pd contacts. The actual diameters for each design CD at different  $L_C$  can be checked from Table I listed above.

The resistance, normalized to the NW no. is consistent across all NW numbers in an array for any given diameter for both contacts. This could mean that we have a stable fabrication process that does not induce any variations in the resistor and so a reliable test vehicle to study the NW contacts is realized. For the Pd contact, at smaller diameters, we could notice a high spread in data, the reason for which is already discussed.

The median, of normalized total resistance, measured for each design CD with Mo and Pd contacts is shown as a function of the contact length in Fig. 14. We could note that there is a one to two orders of magnitude difference in  $R_{total}$  between CD 60 nm and the rest of the dimensions at lower *LC*. However, this difference starts to reduce as the contact length increases and the  $R_{total}$  begins to converge for all CDs (indicated in the figure).

The decrease in  $R_{total}$  at higher  $L_C$  is due to the increase in the available contact area as  $L_C$  increases. Yet, this reduction is not



FIG. 13. Normalized resistance (ohm per NW) of p-type resistors as a function of NW # for each design CD is shown for (a) Mo contact and (b) Pd contact.

abrupt and sufficient to account for an improvement in a real device scenario. Another point to note is that the transition of  $R_{total}$  from CD 80 nm to CD 60 nm is steeper compared to the transition observed in rest of the devices.

Equations (5)–(8) described earlier were solved with  $L_T$  and  $\rho_S$  as fit parameters for the  $R_{total}$  data measured. We get a good fit of the model with the experimental data (Mo contact), as shown in Fig. 15. The contact resistivity, for the Pd contact, extracted from the fit is shown in Fig. 16(a).  $\rho_C$  is uniform across two decades of NW # in an array for a given diameter. This could, again, imply that both the fabrication process and the extraction procedure induce negligible variations.

The extracted  $\rho_C$  as a function of NW design CD (diameter) is shown in Fig. 16(b) for both Mo and Pd contacts to p-type InGaAs NW after an FGA at 300 °C for 5 min. We observe a strong diameter dependence of  $\rho_C$  for both metals, while we expect it to remain unchanged for a given doping concentration and metalsemiconductor system (barrier height).



**FIG. 14.**  $R_{total}$  as a function of  $L_C$  for NW resistors with (a) Mo and (b) Pd contacts for different design CDs.



**FIG. 15.** Experimental  $R_{total}$  data and the fit of the model. Data from p-type resistor with Mo contact are shown.



**FIG. 16.** (a) Specific contact resistance of p-type InGaAs with Pd contact, as a function of NW numbers; uniform values for a given diameter. (b) Strong change in resistivity ( $\rho_c$ ) with NW diameter for both Mo and Pd contacts; the data are after FGA.

In order to understand the effect of NW geometry and dimensions on the contact resistivity (and hence, resistance), a thorough analysis is presented in Secs. IV and V.

### IV. CHANGE IN CONTACT RESISTIVITY WITH DIAMETER

It must be noted that, even though analytical equations (5)–(8) contain a relation between  $\rho_C$  and diameter, we expect any difference in the contact area (due to change in diameter) to be taken into account in the fit of  $L_T$  while keeping  $\rho_C$  unchanged (as to be expected). In order to understand this geometrical effect [observed in Fig. 16(b)], TCAD simulations were performed. The simulations were carried out with Sentaurus<sup>TM</sup> Device software<sup>37</sup> using a simplified structure as shown in Fig. 17.

The top wire diameter (Dtop) is varied to account for different design CDs and the diameter at the bottom (Dbot) of the wire is kept equal to Dtop, making the slope as 1, in the simulations. Variations in slope are included in the latter part of the simulation experiments, which will be discussed soon. The contact length is taken as  $L_c = 120$  nm. The InGaAs layer is assumed to be uniformly doped (p-type) to a concentration of  $1 \times 10^{19}$  cm<sup>-3</sup>. The Schottky barrier height at the top contact is assumed to be 460 meV for Pd and 520 meV for Mo. It must be noted that the Pd diffusion is assumed to have a negligible contribution to the contact resistance in the simulations, i.e., not the dominant factor affecting the barrier height.

Figure 18 shows the simulated IV curves matching the measurement (after FGA) for single NW resistors with design CD 100 nm (actual diameter ~ 80nm) for (a) Mo contact and (b) Pd contact. The total resistance is then extracted from the TCAD simulations using the procedure explained in Fig. 6(b).



### A. Hypothesis I: Varying doping concentration

The  $R_{total}$  from the TCAD results could not match the data for other dimensions with a fixed set of parameters like constant doping or contact barrier height,  $\phi_B$ , as shown in Fig. 19(a). With variations of <10% in doping, across different CDs, the results show better agreement [see Fig. 19(b)]. The  $R_{total}$  for the Pd contact is shown. It must be noted that the design CD is assumed as the NW diameter in this figure, yet, correcting for the actual diameter in this particular case does not change the outcome of the analysis.

This variation in doping with NW dimension could account for the increase in contact resistivity,  $\rho_C$ , with decreasing NW diameter. However, the change in doping concentration with diameter is highly unlikely. The NWs in this work are etched top down (at the same time) from a uniformly doped InGaAs layer and, hence, we expect the same doping concentration across all dimensions. So, the above hypothesis is ruled out.



**FIG. 18.** The simulated curve mimics the measured curve of a single NW resistor with design CD 100 nm (actual diameter  $\sim$ 80 nm) for (a) Mo contact and (b) Pd contact. The data are after anneal (FGA, 300 °C for 5 min).



FIG. 19. Comparison of  $R_{total}$  from measurements and simulations with (a) constant doping and (b) varying doping levels. The observed trend was not possible to fit in TCAD with one set of parameters. Rtotal for the Pd contact is shown

### B. Hypothesis II: Increase in dopant ionization energy due to dielectric confinement

It has been reported, in bulk semiconductors, that the Coulomb potential of dopant atoms can give rise to bound states within the semiconductor bandgap.<sup>38</sup> A strong screening of this potential by the semiconductor, in turn, results in dopant ionization energies of only a few hundredths of an electron volt, thus keeping the impurities ionized at room temperature.<sup>39,40</sup> However, studies report dopant deactivation (not by quantum confinement) in semiconductor nanowires due to a radius-dependent enhancement of dopant ionization energy caused by dielectric confinement.<sup>39,40</sup> It generally occurs when there is a dielectric mismatch between a nanoscale semiconductor, such as a nanowire, NW (with relative dielectric constant  $\varepsilon_S$ ), and its environment ( $\varepsilon_E$ ).<sup>41</sup> It is like an image force which, when  $\varepsilon_E < \varepsilon_S$ , significantly affects the screening of the Coulomb potential, thereby affecting the doping efficiency at room temperature. As a result, the dopant ionization energy is reported to increase with decreasing NW radius, hence increasing dopant deactivation, irrespective of the doping species used.<sup>39</sup> This results in increasing NW resistivity with decreasing radius,<sup>40</sup> an effect also reported in this work.

In this work, our resistors have two parts: (a) the NW region wrapped with the thick Al<sub>2</sub>O<sub>3</sub> oxide and (b) the NW region wrapped with the contact metal. It has been experimentally confirmed in Si nanowires that when coated with a high-k dielectric, the dielectric mismatch is reduced and the increase in the NW resistivity with decreasing radii is suppressed.<sup>40</sup> Hence, we can ignore the possibility of dopant deactivation in the NW region under the isolation oxide. In the case of NW under the metal contact, we can ignore the contribution of any interface layer to the dielectric mismatch effect, as the layer is expected to be very thin. Furthermore, it has been reported that the dielectric mismatch effect is absent in the case of NW wrapped with metal, and as a result, the active dopant concentration could be relatively higher for an NW wrapped with metal compared to the region of NW covered with, say a low-k dielectric.<sup>42</sup> So, this hypothesis can also be ruled out.

### C. Hypothesis III: Uniform loss of dopants at the NW surface

ARTICLE

Following a similar line of thought as above, another hypothesis, to account for the variation in resistance with diameter, is a uniform loss of dopants at the NW surface. The schematic of the TCAD structure used is shown in Fig. 20. The NW surface is assumed to have a varying dopant concentration moving from center to edge of the wire as indicated in the figure. The rate of decay in doping concentration from center to edge is kept the same for all dimensions.

A comparison of measured resistance with simulations assuming surface dopant loss is shown in Fig. 21. The dimensions reported in the figure are corrected for the actual diameter. The simulations show good agreement with the R<sub>total</sub> measured. However, it is important to address the possibility of surface dopant loss in our wires before moving ahead with further conclusions.

There are some studies in the literature that report the segregation of dopant atoms at the edge/surface of III-V nanowires that are grown using bottom-up techniques.<sup>43–45</sup> When the segregation happens, dopant atoms are concentrated at the NW edge (within a few nm) and are concentrated at the NW edge (within a few nm), and any surface treatment of the wire that etches the first few nm layers will result in large surface dopant loss.

The first principle study<sup>46</sup> to understand the kinetics of dopant segregation in III-V nanowires reports that the degree of segregation depends on the electronegativity of dopants, the crystal structure of the nanowire, and the presence of surface states or dangling bonds at the NW edge. The study also reports that segregation is thermally activated, i.e., it occurs at high temperatures. Hence, it



FIG. 20. Schematic of the TCAD generated structure used in the simulations for surface dopant loss.



FIG. 21. Comparison of measured resistance with simulations assuming surface dopant loss.

More recently, a reduction in current transport of InGaAs fins, with fin width scaling, that could not be accounted for by the regular change in conduction area (similar to the phenomenon observed in this work) has been reported in the literature.<sup>47</sup> The fins in this study are fabricated by top-down etch technique similar to our nanowires. The study reports a "dead-zone" (about 10 nm wide) being present along the fin surface which reduces the total area available for conduction and, hence, a steep change in current transport with scaling. The occurrence of such a non-conductive region has been associated with a combination of fermi-level pinning, semiconductor surface damage from fin etching, and mobility degradation.<sup>48</sup> However, it has been experimentally demonstrated that loss of dopants on the fin sidewall is not a possible reason for the "dead-zone," given the low thermal budget for processing these fins.4

In our study, the thermal budget seen by the wires is  $\leq 300$  °C. Thus, based on the literature reports above, which suggest no important loss of dopants, we can fairly assume that surface dopant loss is not occurring in our wires, ruling out this hypothesis.

### V. ACCOUNTING FOR THE DEPLETION WIDTH IN THE NANOWIRE

Let us fall back to the analytical TLM equations (5)-(8) for the moment. The equations assume that the metal-semiconductor contact is ohmic. However, this is not what we observe from our experiments, and the depletion region under the contact cannot be ignored. Assuming  $W_{dep@contact}$  as the depletion region thickness present in the NW semiconductor surface under the metal contact, we can re-write the term, for the resistance along the NW length, given by Eq. (1) as

$$dR_x = \frac{\rho_S \, \mathrm{x} \, dx}{\pi r_a^2},\tag{9}$$

where  $r_q = r_{NW} - W_{dep@contact}$ .

ARTICLE

On the other hand, the interface resistance between metal and semiconductors given by Eq. (3) will not change because the current has to tunnel from the metal interface through the depletion region to reach the NW center. So, unless there is a physical change in the NW dimensions, this term will not be affected. In addition to the depletion under the contact, there will also be a depletion region,  $W_{dep@isolation}$ , on the surface of the NW body under the oxide isolation. This could be attributed to the surface states present at the interface of the NW and the oxide.<sup>49</sup> It must be noted that the presence of the interface state density has been extensively studied for InGaAs/oxide interfaces on planar capacitors in the literature.<sup>5</sup>

Equations (5)-(8) do not account for the depletion region formed in the NW semiconductor under the metal contact<sup>51</sup> and the depletion region or "dead-zone,"47,49 which could form in the NW body under the oxide isolation (see Fig. 22).

Thus, we adapt the TLM equations, to account for the non-Downloa conductive regions, as described in Eqs. (10)–(12),

$$R_C = \frac{4\rho_s L_T}{\pi d_q^2} \times \coth\left(\frac{L_C}{L_T}\right),\tag{10}$$

$$R_{NW}(h) = \frac{4\rho_s \times (H - L_C)}{\pi d_e^2},\tag{11}$$

$$\rho_C = \frac{4L_T^2 d_{NW} \rho_s}{d_q^2}.$$
 (12)

 $R_{C} = \frac{4\gamma_{s} \omega_{1}}{\pi d_{q}^{2}} \times \operatorname{coth}\left(\frac{\omega_{C}}{L_{T}}\right), \quad (10)$  (10) multiple and other the solution of the depletion under the isolation of the depletion under the isolation due to  $D_{it}$ . Taking these learnings, we added a few improvements to the large the formula of the depletion under the isolation due to  $D_{it}$ . Taking these learnings, we added a few improvements to the large the formula of the depletion under the isolation due to  $D_{it}$ . (10) The multiple to the large the formula of the depletion under the isolation due to  $D_{it}$ . (11) The multiple to the large the formula of the depletion under the isolation of the depletion under the isolation of the depletion under the isolation due to  $D_{it}$ .

Taking these learnings, we added a few improvements to the g existing TCAD deck (see Fig. 23). NW tapering caused by III-V dry etch, depletion under contact (already included) and Dit at g



FIG. 22. Depletion region forms in the NW under the metal contact and under the isolation, thus reducing the total available conduction area.

NW-isolation interface are considered. The diameter at the bottom the wire (Dbot) is calculated with a slope of Dbot = Dtop + 30 nm in the simulations to account for the tapering in the NW. D<sub>it</sub> at the interface between NW and isolation is included using the profile as shown in Fig. 23.

We are able to make the following observations from this exercise. Figure 24 compares the total resistance obtained from the simulations and measurements. Let us assume that the surface of nanowire body, in contact with isolation, has interface states (D<sub>it</sub>). Then, to satisfy charge neutrality, there will be an equal and opposite charge present in the body of the nanowire. So, for a positive surface charge (let us suppose), there should be a negative space charge, resulting in depletion of the region under the isolation. By accounting for this body depletion (i.e., D<sub>it</sub>) we could note that the simulations (with fixed set of parameters) start to concur with the measurements, unlike before, thus, validating our assumption. The data for p-type resistor with Pd contact (after FGA at 300 °C for 5 min) are shown in the figure.

The figure also compares the specific contact resistance  $(\rho_C)$ extracted from the TCAD simulations and the TLM analytical equations with and without modifications mentioned earlier. We could note that the TCAD extracted  $\rho_C$  is independent of diameter, as expected. In addition to this,  $\rho_C$  extracted using the modified TLM equations, which included the depletion under NW contact and body, shows better agreement with TCAD. The analytical fit parameters, from the modified equations, include

- NW semiconductor resistivity,  $\rho_s = 0.01 0.012 \,\Omega$  cm, which corresponds to a p-type doping of  $6\text{--}8\times10^{18}\,\text{cm}^{-3}$  in  $In_{0.53}\text{Ga}_{0.47}\text{As.}^{55}$  This agrees with our expected doping concentration of  $\sim 1 \times 10^{19}$  cm<sup>-3</sup>.
- The transfer length,  $L_{\rm T}\!,$  obtained from the fit varies about 280-340 nm which is high but not surprising for such high resistive contacts.<sup>1</sup>
- The depletion under the contact is calculated to be 5 nm which agrees with TCAD simulations (not shown). The depletion under isolation is assumed to be 20 nm which corresponds to a fixed surface charge density of  $\sim 4 \times 10^{12} \text{ cm}^{-2}$  for given body doping concentration.<sup>49</sup>

The key message from the above exercise is that we are able to identify a reasonable physical model that could account for the steep change in resistance with NW dimensions. The surface states



FIG. 23. Effect of NW tapering, depletion under contact, D<sub>it</sub> at the NW-isolation interface is considered.



in affecting the overall performance of the NW devices. If this effect is unaccounted for, then it results in an apparent increase in contact resistivity with decreasing NW dimensions. A similar discreasing observation of a varying Schottky barrier height with NW diameter in n-type InGaAs NWFETs was observed before.<sup>18</sup> This could potentially lead to misinterpretation of data and the real problem goes unaddressed.

There are studies in the literature, which investigate the influence of NW geometry on depletion width, contact barrier height,  $\phi_{\rm B}$ , and contact resistivity,  $\rho_{\rm C}$ .<sup>51–54,56</sup> To the best of our knowledge, we understand that these studies lack experimental work, use ultrascaled dimensions in the model, that is not feasible to achieve at the moment, and provide only qualitative reasoning for the increase in resistance or resistivity at nanoscale dimensions. In this work, we have experimentally validated the influence of NW geometry and provided more tangible reasoning for this effect.



 $\ensuremath{\text{FIG. 25.}}$  Benchmark plot with planar contacts. The effect of anneal is depicted by the arrows.

Now that we have established an understanding of the relation between the NW dimension and resistance, let us benchmark the contact resistivity extracted using the above procedure. To be fair, the  $\rho_C$  values obtained from VNW resistors with large CD (120 nm, actual diameter ~ 100 nm) are compared with planar data of similar doping and contact metal from the literature.<sup>12</sup> The data from p-type InGaAs resistors are shown in Fig. 25.

We could notice that the  $\rho_C$  values, the trend with respect to the metal used and the thermal budget, obtained from our VNW resistors match the literature reports. The theoretical model<sup>13</sup> (solid lines) predicts  $\rho_C$  for different barrier heights and carrier concentrations. By comparing the experimental data with the model, we get an estimate of the Schottky barrier at the NW contact. These estimates are in close agreement with the TCAD simulations used for the p-type resistors in this work.

### VI. CONCLUSIONS

Schottky barrier height and its origin is a topic of intense debate and long research. We have seen in this work how the properties of a contact change at nanoscale dimensions due to the nanowire geometry. A reliable test vehicle has been developed and successfully demonstrated to capture the 3D effects of the metal-NW semiconductor contact. The vehicle can be used to study contacts to both p- and n-type semiconductors.

In this study, we tested two types of metal contacts, namely, reactive alloy formation and non-reactive, to III–V semiconductors. We observed that the reactive metal resulted in a lower contact resistivity. However, the InGaAs layer, under the contact, was found to be completely consumed/reacted with the metal. The metal also diffused longer into the nanowire body for smaller dimensions. This will lead to an overall degradation, i.e., an increase in device variability and RC delays. From this work, we identified Mo metal contact to be compatible with the thermal budget for III–V processing. Appropriate interface treatment before

a metal deposition can help to achieve the target resistivity in these nanoscale contacts.

ARTICLE

Surface states (in the non-contacted/un-gated region of real devices) can no longer be ignored in the efforts to improve the contact properties. One of the crucial observations of this study was that the presence of interface states in the un-gated region of the nanowire devices hinders the current conduction through the wires. The interface states form a depletion region in the body of the nanowire, thereby limiting the area of the neutral region available for the current transport. This effect was found to get worse at smaller dimensions. We also supported the study with TCAD simulations and improved the existing analytical model by adding to it the geometrical effects on the current transport.

This study has shed light on the relevant questions that are needed to be answered for solving the current contact issues with nanowire devices. It has opened up a new door to study nanowire contacts which compels us to understand this new stream of dominant effects and their origins. It is pertinent to solve these issues and have stable nanoscale contacts before extending the study to more appropriate interface models. We believe this work will pave the path for future exploration of nanoscale contacts.

### ACKNOWLEDGMENTS

The authors would like to acknowledge support through the imec's industrial affiliation program on Beyond Silicon CMOS.

### AUTHOR DECLARATIONS

### **Conflict of Interest**

The authors have no conflicts to disclose.

### **Author Contributions**

S. Ramesh: Conceptualization (lead); Data curation (lead); Formal analysis (lead); Investigation (lead); Methodology (lead); Visualization (lead); Writing - original draft (lead); Writing review and editing (lead). **Ts. Ivanov:** Conceptualization (equal); Data curation (equal); Formal analysis (supporting); Investigation (equal); Methodology (equal); Supervision (equal); Validation (equal); Visualization (supporting); Writing – original draft (sup-porting). **A. Sibaja-Hernandez:** Resources (lead); Software (equal); R Validation (equal). A. Alian: Formal analysis (supporting); Resources (equal); Validation (supporting). A. Milenin: Resources (equal); Validation (supporting). N. Pinna: Resources (equal). S. El Kazzi: Resources (equal). D. Lin: Project administration (equal); Supervision (supporting). P. Lagrain: Resources (supporting). P. Favia: Resources (supporting). H. Bender: Resources (supporting). N. Collaert: Project administration (equal); Resources (equal); Supervision (equal); Validation (supporting). K. De Meyer: Project administration (lead); Resources (equal); Supervision (lead).

### DATA AVAILABILITY

The data that support the findings of this study are available within the article.

**TABLE II.** Transfer length estimated from the fit of the analytical model with measured  $R_{total}$  for different diameters.

| Nanowire<br>diameter<br>(nm) | <i>L<sub>T</sub></i> estimated from<br>analytical model without<br>considering body<br>depletion (nm) | $L_T$ estimated from<br>modified model with<br>body depletion (nm) |
|------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| 30                           | 752.9                                                                                                 | 444.1                                                              |
| 60                           | 503.6                                                                                                 | 405.4                                                              |
| 80                           | 371.9                                                                                                 | 315.8                                                              |
| 100                          | 333.8                                                                                                 | 292.9                                                              |

### APPENDIX: TRANSFER LENGTH CALCULATION

The accurate estimation of the transfer length,  $L_T$ , is important for designing advanced semiconductor devices and tuning them for high-performance. However, we may note that we do not have the optimal design (of the test structures in this work) for an error free analysis. Some literature studies report variations in  $L_T$  estimation, depending on the design of the structures, for very similar contact resistivity,  $\rho_C$  values.

In the Table II, we can note (a) how the  $L_T$  varies with diameter and (b) the differences in  $L_T$  depending on the extraction model used. We must note that for large diameters (80 and 100 nm),  $\rho_C$  extracted from both these models match (see Fig. 24), and yet  $L_T$  differs.

We could note that  $L_T$  estimated without considering body depletion shows much higher values and increases faster with the decreasing diameter. But the ones estimated from the proposed model show a reduction and change less with diameter. All of these suggest that we need better and more accurate models to capture the effects at nanoscale dimensions.

### REFERENCES

<sup>1</sup>G. Doornbos, M. Holland, G. Vellianitis, M. J. H. Van Dal, B. Duriez, R. Oxland, A. Afzalian, T. K. Chen, G. Hsieh, M. Passlack, and Y. C. Yeo, "High-performance InAs gate-all-around nanowire MOSFETs on 300 mm Si substrates," IEEE J. Electron Devices Soc. 4(5), 253–259 (2016).

<sup>2</sup>N. Waldron, S. Sioncke, J. Franco, L. Nyns, A. Vais, X. Zhou, H. C. Lin, G. Boccardi, J. W. Maes, Q. Xie, M. Givens, F. Tang, X. Jiang, E. Chiu, A. Opdebeeck, C. Merckling, F. Sebaai, D. van Dorp, L. Teugels, A. S. Hernandez, K. D. Meyer, K. Barla, N. Collaert, and Y. V. Thean, "Gate-all-around InGaAs nanowire FETS with peak transconductance of 2200  $\mu$ S/ $\mu$ m at 50 nm Lg using a replacement Fin RMG flow," in 2015 IEEE International Electron Devices Meeting (IEDM) (IEEE, 2015), pp. 31.1.–31.1.4.

<sup>3</sup>X. Zhou, N. Waldron, G. Boccardi, F. Sebaai, C. Merckling, G. Eneman, S. Sioncke, L. Nyns, A. Opdebeeck, J. W. Maes, Q. Xie, M. Givens, F. Tang, X. Jiang, W. Guo, B. Kunert, L. Teugels, K. Devriendt, A. S. Hernandez, J. Franco, D. van Dorp, K. Barla, N. Collaert, and A. V. Y. Thean, "Scalability of InGaAs gate-all-around FET integrated on 300 mm Si platform: Demonstration of channel width down to 7 nm and Lg down to 36nm," in 2016 IEEE Symposium on VLSI Technology (IEEE, 2016), pp. 1–2.

<sup>4</sup>H. Mertens, R. Ritzenthaler, H. Arimura, J. Franco, F. Sebaai, A. Hikavyy, B. J. Pawlak, V. Machkaoutsan, K. Devriendt, D. Tsvetanova, A. P. Milenin, L. Witters, A. Dangol, E. Vancoille, H. Bender, M. Badaroglu, F. Holsteyns, K. Barla, D. Mocuta, N. Horiguchi, and A. V. Y. Thean, "Si-cap-free SiGe p-channel FinFETs and gate-all-around transistors in a replacement metal gate

process: Interface trap density reduction and performance improvement by highpressure deuterium anneal," in 2015 Symposium on VLSI Technology (VLSI Technology) (IEEE, 2015), pp. T142–T143.

<sup>5</sup>L. Witters, J. Mitard, R. Loo, S. Demuynck, S. A. Chew, T. Schram, Z. Tao, A. Hikavyy, J. W. Sun, A. P. Milenin, H. Mertens, C. Vrancken, P. Favia, M. Schaekers, H. Bender, N. Horiguchi, R. Langer, K. Barla, D. Mocuta, N. Collaert, and A. V. Y. Thean, "Strained germanium quantum well p-FinFETs fabricated on 45 nm Fin pitch using replacement channel, replacement metal gate and germanide-free local interconnect," in 2015 Symposium on VLSI Technology (VLSI Technology) (IEEE, 2015), pp. T56–T57.

<sup>6</sup>C. Zhang and X. Li, "III-V nanowire transistors for low-power logic applications: A review and outlook," IEEE Trans. Electron Devices **63**(1), 223–234 (2016).

<sup>7</sup>J. del Alamo, "Nanometre-scale electronics with III–V compound semiconductors," Nature **479**, 317–323 (2011).

<sup>8</sup>X. Zhao, C. Heidelberger, E. A. Fitzgerald, and J. A. del Alamo, "Source/drain asymmetry in InGaAs vertical nanowire MOSFETs," IEEE Trans. Electron Devices **64**(5), 2161–2165 (2017).

<sup>9</sup>A. V. Y. Thean, D. Yakimets, T. H. Bao, P. Schuddinck, S. Sakhare, M. G. Bardon, A. Sibaja-Hernandez, I. Ciofi, G. Eneman, A. Veloso, J. Ryckaert, P. Raghavan, A. Mercha, A. Mocuta, Z. Tokei, D. Verkest, P. Wambacq, K. D. Meyer, and N. Collaert, "Vertical device architecture for 5 nm and beyond: Device amp; circuit implications," in 2015 Symposium on VLSI Technology (VLSI Technology) (IEEE, 2015), pp. T26–T27.

<sup>10</sup>X. Zhao, "III-V vertical nanowire transistor for ultra-low power applications," Ph.D. thesis (Department of Materials Science and Engineering, Massachusetts Institute of Technology, 2017), p. 166.

<sup>11</sup>T. V. Blank and Y. A. Gol'dberg, "Mechanisms of current flow in metal semiconductor ohmic contacts," <u>Semiconductors</u> **41**(11), 1263–1292 (2007).

<sup>12</sup>J. C. Lin, S. Y. Yu, and S. E. Mohney, "Characterization of low-resistance ohmic contacts to n- and p-type InGaAs," J. Appl. Phys. 114(4), 044504 (2013).
 <sup>13</sup>A. Baraskar, A. C. Gossard, and M. J. W. Rodwell, "Lower limits to metal-semiconductor contact resistance: Theoretical models and experimental data," J. Appl. Phys. 114(15), 154516 (2013).

<sup>14</sup>X. Zhao, C. Heidelberger, E. A. Fitzgerald, W. Lu, A. Vardi, and J. A. del Alamo, "Sub-10-nm-diameter InGaAs vertical nanowire MOSFETs: Ni versus Mo contacts," IEEE Trans. Electron Devices **65**(9), 3762–3768 (2018).

<sup>15</sup>A. Vardi, W. Lu, X. Zhao, and J. A. del Alamo, "Nanoscale Mo ohmic contacts to III-V fins," IEEE Electron Device Lett. 36(2), 126–128 (2015).

<sup>16</sup>H. Yu, M. Schaekers, T. Schram, N. Collaert, K. De Meyer, N. Horiguchi, S. A. Thean, and K. Barla, "A simplified method for (circular) transmission line model simulation and ultralow contact resistivity extraction," IEEE Electron Device Lett. 35(9), 957–959 (2014).

model simulation and ultralow contact resistivity extraction," IEEE Electron Device Lett. **35**(9), 957–959 (2014). **17** H. Yu, M. Schaekers, T. Schram, E. Rosseel, K. Martens, S. Demuynck, N. Horiguchi, K. Barla, N. Collaert, K. De Meyer, and A. Thean, "Multiring circular transmission line model for ultralow contact resistivity extraction," IEEE Electron Device Lett. **36**(6), 600–602 (2015).

<sup>18</sup>S. Ramesh, T. Ivanov, V. Putcha, A. Alian, A. Sibaja-Hernandez, B. Rooyackers, E. Camerotto, A. Milenin, N. Pinna, S. E. Kazzi, A. Veloso, D. Lin, P. Lagrain, P. Favia, N. Collaert, and K. De Meyer, "Record performance g top-down In<sub>0.53</sub>Ga<sub>0.47</sub>As vertical nanowire FETs and vertical nanosheets," *IEEE International Electron Devices Meeting (IEDM)* (IEEE, 2017).

<sup>19</sup>S. Mohney, Y. Wang, M. Cabassi, K. Lew, S. Dey, J. Redwing, and T. Mayer, "Measuring the specific contact resistance of contacts to semiconductor nanowires," Solid-State Electron. **49**(2), 227–232 (2005).

<sup>20</sup>M. Berg, J. Svensson, E. Lind, and L.-E. Wernersson, "A transmission line method for evaluation of vertical InAs nanowire contacts," Appl. Phys. Lett. 107(23), 232102 (2015).

<sup>21</sup>W. Lu, A. Guo, A. Vardi, and J. A. del Alamo, "A test structure to characterize nano-scale ohmic contacts in III-V MOSFETs," IEEE Electron Device Lett. 35(2), 178–180 (2014).

<sup>22</sup>L. A. Walsh, C. Weiland, A. P. McCoy, J. C. Woicik, R. T. P. Lee, P. Lysaght, and G. Hughes, "Investigation of the thermal stability of Mo-In<sub>0.45</sub>Ga<sub>0.47</sub>As for applications as source/drain contacts," J. Appl. Phys. **120**(13), 135303 (2016).

scitation.org/journal/jap

23S. Yoshida, D. Lin, A. Vais, A. Alian, J. Franco, S. El Kazzi, Y. Mols, Y. Miyanami, M. Nakazawa, N. Collaert, H. Watanabe, and A. Thean, "Systematic study of interfacial reactions induced by metal electrodes in high-k/InGaAs gate stacks," Appl. Phys. Lett. 109(17), 172101 (2016).

<sup>24</sup>B. Brennan and G. Hughes, "Identification and thermal stability of the native oxides on InGaAs using synchrotron radiation-based photoemission," J. Appl. Phys. 108(5), 053516 (2010).

<sup>25</sup>R. Dormaier and S. E. Mohney, "Factors controlling the resistance of ohmic contacts to n-InGaAs," J. Vac. Sci. Technol. B 30(3), 031209 (2012).

26 P. Ressel, W. Österle, I. Urban, I. Dörfel, A. Klein, K. Vogel, and H. Kräutle, "Transmission electron microscopy study of rapid thermally annealed Pd/Ge contacts on In<sub>0.53</sub>Ga<sub>0.47</sub>As," J. Appl. Phys. 80(7), 3910-3914 (1996).

27 T. Sands, V. G. Keramidas, A. J. Yu, K.-M. Yu, R. Gronsky, and J. Washburn, "Ni, Pd, and Pt on GaAs: A comparative study of interfacial structures, compositions, and reacted film morphologies," J. Mater. Res. 2(2), 262-275 (1987).

<sup>28</sup>E. M. Lysczek and S. E. Mohney, "Selective deposition of ohmic contacts to p-InGaAs by electroless plating," J. Electrochem. Soc. 155(10), H699-H702 (2008).

29 A. Baraskar, M. A. Wistey, V. Jain, E. Lobisser, U. Singisetti, G. Burek, Y. J. Lee, B. Thibeault, A. Gossard, and M. Rodwell, "Ex situ ohmic contacts to n-InGaAs," J. Vac. Sci. Technol. B 28(4), C517-C519 (2010).

30S. Kim, M. Yokoyama, N. Taoka, R. Iida, S. Lee, R. Nakane, Y. Urabe, N. Miyata, T. Yasuda, H. Yamada, N. Fukuhara, M. Hata, M. Takenaka, and S. Takagi, "Self-aligned metal source/drain In<sub>x</sub>Ga<sub>1-x</sub>As n-metal-oxidesemiconductor field-effect transistors using Ni-InGaAs alloy," Appl. Phys. Express 4(2), 024201 (2011).

<sup>31</sup>R. Oxland, S. W. Chang, X. Li, S. W. Wang, G. Radhakrishnan, W. Priyantha, M. J. H. van Dal, C. H. Hsieh, G. Vellianitis, G. Doornbos, K. Bhuwalka, B. Duriez, I. Thayne, R. Droopad, M. Passlack, C. H. Diaz, and Y. C. Sun, "An ultralow-resistance ultrashallow metallic source/drain contact scheme for III-V NMOS," IEEE Electron Device Lett. 33(4), 501-503 (2012).

32X. Zhang, Ivana, H. X. Guo, X. Gong, Q. Zhou, and Y.-C. Yeo, "A self-aligned Ni-InGaAs contact technology for InGaAs channel n-MOSFETs," . Electrochem. Soc. 159(5), H511-H515 (2012).

33L. Czornomaz, M. E. Kazzi, M. Hopstaken, D. Caimi, P. Mächler, C. Rossel, M. Bjoerk, C. Marchiori, H. Siegwart, and J. Fompeyrine, "CMOS compatible self-aligned S/D regions for implant-free InGaAs MOSFETs," Solid-State Electron. 74, 71-76 (2012). , selected Papers from the ESSDERC 2011 Conference.

<sup>34</sup>R. Chen and S. A. Dayeh, "Size and orientation effects on the kinetics and structure of nickelide contacts to InGaAs fin structures," Nano Lett. 15(6), 3770-3779 (2015).

<sup>35</sup>J. D. Yearsley, J. C. Lin, E. Hwang, S. Datta, and S. E. Mohney, "Ultra lowresistance palladium silicide ohmic contacts to lightly doped n-InGaAs," J. Appl. Phys. 112(5), 054510 (2012).

36 J. D. Yearsley, J. C. Lin, and S. E. Mohney, "Reduction of ohmic contact resistance of solid phase regrowth contacts to n-InGaAs using a sulfur pretreatment," IEEE Electron Device Lett. 34(9), 1184–1186 (2013).

<sup>37</sup>Senturus<sup>TM</sup> Device User Guide, eng, 2016.

<sup>38</sup>W. Kohn and J. M. Luttinger, "Theory of donor states in silicon," Phys. Rev. 98, 915 (1955).

39 M. Diarra, Y.-M. Niquet, C. Delerue, and G. Allan, "Ionization energy of donor and acceptor impurities in semiconductor nanowires: Importance of dielectric confinement," Phys. Rev. B 75, 045301 (2007).

<sup>40</sup>M. Björk, H. Schmid, J. Knoch, H. Riel, and W. Riess, "Donor deactivation in silicon nanostructures," Nat. Nanotechnol. 4, 103-107 (2009).

<sup>41</sup>D. Jena and A. Konar, "Enhancement of carrier mobility in semiconductor nanostructures by dielectric engineering," Phys. Rev. Lett. 98, 136805 (2007).

<sup>42</sup>Y. Calahorra, D. Mendels, and A. Epstein, "Rigorous analysis of image force barrier lowering in bounded geometries: Application to semiconducting nanowires," Nanotechnology 25, 145203 (2014).

43J. Becker, M. O. Hill, M. Sonner, J. Treu, M. Döblinger, A. Hirler, H. Riedl, J. J. Finley, L. Lauhon, and G. Koblmüller, "Correlated chemical and electrically active dopant analysis in catalyst-free Si-doped InAs nanowires," ACS Nano 12(2), 1603-1610 (2018).

44M. Speckbacher, J. Treu, T. J. Whittles, W. M. Linhart, X. Xu, K. Saller, V. R. Dhanak, G. Abstreiter, J. J. Finley, T. D. Veal, and G. Koblmüller, "Direct measurements of Fermi level pinning at the surface of intrinsically n-type InGaAs nanowires," Nano Lett. 16(8), 5135-5142 (2016).

<sup>45</sup>LÖ Olsson, C. B. M. Andersson, M. C. Håkansson, J. Kanski, L. Ilver, and U. O. Karlsson, "Charge accumulation at InAs surfaces," Phys. Rev. Lett. 76, § 3626-3629 (1996).

<sup>46</sup>M. Galicka, R. Buczko, and P. Kacman, "Segregation of impurities in GaAs http and InAs nanowires," J. Phys. Chem. C 117(39), 20361-20370 (2013).

47X. Zhao, A. Vardi, and J. A. del Alamo, "Fin-width scaling of highly doped and/ InGaAs fins," IEEE Trans. Electron Devices 66(6), 2563-2568 (2019).

48D. Choi, A. Vardi, and J. A. del Alamo, "Analysis of Mo sidewall ohmic contacts to InGaAs fins," IEEE Trans. Electron Devices 68(10), 4847-4853 (2021).

<sup>49</sup>K.-i. Seo, S. Sharma, A. A. Yasseri, D. R. Stewart, and T. I. Kamins, "Surface generative density of unpassivated and passivated metal-catalyzed silicon nanowires," Electrochem. Solid-State Lett. 9(3), G69-G72 (2006).

**50**G. Brammertz, H.-C. Lin, M. Caymax, M. Meuris, M. Heyns, and M. Passlack, <sup>6</sup> On the interface state density at In<sub>0.53</sub>Ga<sub>0.47</sub>As/oxide interfaces," Appl. Phys. Lett. 95, 202109 (2009).

51 H. Park, R. Beresford, S. Hong, and J. Xu, "Geometry- and size dependence of .1063/5 electrical properties of metal contacts on semiconducting nanowires," J. Appl. Phys. 108(9), 094308 (2010).

52Y. Calahorra, E. Yalon, and D. Ritter, "On the diameter dependence of metalnanowire Schottky barrier height," J. Appl. Phys. 117(3), 034308 (2015).

53A. C. E. Chia and R. R. LaPierre, "Analytical model of surface depletion in GaAs nanowires," J. Appl. Phys. 112(6), 063705 (2012).

54B. S. Simpkins, M. A. Mastro, C. R. Eddy, and P. E. Pehrsson, "Surface depletion effects in semiconducting nanowires," J. Appl. Phys. 103(10), 104313 (2008).

0092535/16508769/024302\_  ${}^{\mathbf{55}}\text{T.}$  Pearsall and J. Hirtz, "The carrier mobilities in  $\text{Ga}_{0.47}\text{In}_{0.53}\text{As}$  grown by organo-metallic CVD and liquid-phase epitaxy," J. Cryst. Growth 54(1), 127-131 (1981).

online 56 F. Leonard and A. A. Talin, "Size-dependent effects on electrical contacts to nanotubes and nanowires," Phys. Rev. Lett. 97(2), 026804 (2006). ġ