

# Challenges of Wafer-Scale Integration of 2D Semiconductors for High-Performance Transistor Circuits

Tom Schram,\* Surajit Sutar, Iuliana Radu, and Inge Asselberghs

Large-area 2D-material-based devices may find applications as sensor or photonics devices or can be incorporated in the back end of line (BEOL) to provide additional functionality. The introduction of highly scaled 2D-based circuits for high-performance logic applications in production is projected to be implemented after the Si-sheet-based CFET devices. Here, a view on the requirements needed for full wafer integration of aggressively scaled 2D-based logic circuits, the status of developments, and the definition of the gaps to be bridged is provided. Today, typical test vehicles for 2D devices are single-sheet devices fully integrated in a lab environment, but transfer to a more scaled device in a fab environment has been demonstrated. This work reviews the status of the module development, including considerations for setting up fab-compatible process routes for single-sheet devices. While further development on key modules is still required, substantial progress is made for MX<sub>2</sub> channel growth, high-*k* dielectric deposition, and contact engineering. Finally, the process requirements for building ultra-scaled stacked nanosheets are also reflected on.

# 1. Introduction

Traditional Si-channel scaling is hitting performance limitations at gate lengths ~18 nm, necessitating creative solutions in device design, material engineering and circuit and system optimization: for examples the introduction of fin field-effect transistors (finFETs), nanosheets and Forksheet devices.<sup>[1-3]</sup> Further scaling of Si-based devices below 10 nm gate length is becoming challenging due to reduced channel control.<sup>[1-3]</sup> At these gatelengths sub 5 nm thick Si channels are required. Both process-induced Si consumption and the changing behavior of ultrathin Si channels can limit the channel thickness scaling.

Today, the main contenders that allow the extension of the roadmap to smaller devices are semiconducting 2D materials.<sup>[1–3]</sup> These materials are referred to as van der Waals layers, due to their atomically layered structure and fully passivated surface, which enable them to have improved short channel behavior. A

kapeldreef 75, Heverlee B7001, Belgium E-mail: schram@imec.be

The

The ORCID identification number(s) for the author(s) of this article can be found under https://doi.org/10.1002/adma.202109796.

© 2022 Imec vzw. Advanced Materials published by Wiley-VCH GmbH. This is an open access article under the terms of the Creative Commons Attribution License, which permits use, distribution and reproduction in any medium, provided the original work is properly cited.

DOI: 10.1002/adma.202109796

single monolayer has a channel thickness below 1 nm.

Graphene is the most studied material among the different classes of 2D materials.<sup>[4]</sup> While the absence of a bandgap renders it non-suitable for transistor application, properties such as superior electron and hole mobilities, carrier density modulation by gating, which are possible due to its unique band structure, that is, Dirac cone, makes it particularly interesting for optical applications. Therefore, this material, along with other 2D materials, has found an application space in sensor, optical and photonic devices.

These applications typically rely on a hybrid integration of scaled Si-based devices at the bottom, that provide the required drivers and read-out circuitry, with larger 2D-based devices on top. In most of these implementations, including

for full wafer integration, lift-off processes are frequently used for the contact and gate patterning.<sup>[5]</sup> This offers some advantages like not requiring highly selective etches stopping on the sub 1 nm thick 2D layers. Due to larger feature sizes of the optical and sensor devices lift off processes can still be applied provided low temperature metallization is used.

Here, we focus on the use of 2D materials as a replacement for Si in scaled high-performance logic applications, which narrows down the choice of 2D materials to semiconducting channels, additional factors including the electronic conductivity type, the bandgap, mobility, etc.<sup>[6]</sup> Among the semiconducting 2D materials, black phosphorous and transition metal dichalcogenides (TMDC) that consist of a transition metal atom M (Mo, W, etc.) and a chalcogen atom X (S, Se, or Te) in an MX<sub>2</sub> configuration, have received most attention for use in high-performance transistors.<sup>[1]</sup> The reactivity of black phosphorous toward ambient and the consequent instability makes MX<sub>2</sub> materials, which are relatively more stable, the primary focus of the experimental 2D-materials-based high-performance transistor research.

Most current 2D material device demonstrators, including some top-performing ones are built using common lab integration techniques like local flake transfer and customized e-beam printing. They allow for illustrating the performance potential of MX<sub>2</sub>-transistors but are not always compatible with fab-based wafer level production. In analogy to the graphene case, lift-off is frequently used for device demonstrators with relaxed feature sizes. It is however debatable whether lift-off can still be used reliably for the feature sizes around or below 10 nm needed for the future scaled logic. Besides the small feature size itself, the

Adv. Mater. 2022, 34, 2109796

T. Schram, S. Sutar, I. Radu, I. Asselberghs Imec

IDVANCED

higher temperature typically used for the advanced metallization of small and high-aspect ratio trenches, will limit the possibility to use lift-off.

We reported earlier on a 300 mm full wafer process flow without lift-off for the integration of single layer planar logic 2D material devices.<sup>[7,8]</sup> Here more conventional damascene contact and gate process are used. The process might not be compatible with devices larger than a few 10  $\mu$ m<sup>2</sup>, since gate rip-out has been observed during gate chemical mechanical polishing (CMP) for these large square gate areas.<sup>[8]</sup> This should however not be a concern for scaled logic devices that are much smaller.

Assuming  $MX_2$  channels will be introduced in high-performance transistor production, it is expected this happens after the introduction of Si-based stacked nanosheets, where  $MX_2$ -nanosheets will replace the Si nanosheets.<sup>[3,9]</sup>

For both Si- and  $MX_2$ -based devices, the stacking of the sheets allows a larger effective width for a given standard cell area footprint.<sup>[2]</sup> We estimate device features of metal pitch 16 nm and gate length 14 nm to be considered at the introduction point. In combination with the expected short channel improvement due to the scaling of the channel thickness and dielectric constant, the use of these ultra-thin stacks also offers a parasitic capacitance benefit, leading to a significant performance gain in the power performance area (PPA) technology metric.<sup>[2]</sup>

A particular implementation of a stacked MX<sub>2</sub> device-based inverter with four MX<sub>2</sub> layers, as virtually processed using SEMulator3D, is shown in **Figure 1**.<sup>[10]</sup> For better visibility, the MX<sub>2</sub>- layers are simulated out of scale (2 nm instead of ~0.7 nm for WS<sub>2</sub>).

In the next section we will describe the used integration approach for the planar full wafer integration with special focus on the attention points for  $MX_2$  integration, the remaining technology gaps, and possible solutions.

In the final section the developments required to replace the Si-based stacked nanosheet by a 2D material-based version will be discussed.

# 2. Wafer-Scale Integration of Single-Sheet 2D

Despite the final device target of stacked 2D material nanosheets, evaluation of important process understanding



Figure 1. Example of a stacked  $MX_2$  device-based inverter with four  $MX_2$  layers, as virtually processed using SEMulator3D.

and integration aspects can already start from the integration of a single  $MX_2$  sheet since the initial requirements are comparable to those for stacked nanosheet devices. Due to the less complex integration of a single nanosheet the learning cycles are also shorter.

The first critical points to address are material selection, adhesion aspects, and deposition approaches for MX<sub>2</sub> channel and high-k dielectrics. Extra constraints are introduced by the integration in a 300 mm front-end Fab environment where most of the required equipment is shared with other applications. Dedicated equipment cannot be excluded in the final production process but is rarely used in pilot lines. Therefore, if a tool is used for baseline Si and MX<sub>2</sub> processing without extra checks in between, cross-contamination to other wafers needs to be avoided. Precaution needs to be taken to ensure that the newly introduced materials do not degrade the performance of regular Si devices, and cross contamination-induced process drifts are to be avoided. Thus, among the materials to be introduced, the preference is to use elements that have a history of semiconductor processing and have existing handling procedures. This is even more important in case the hybrid integration of Si- and MX2-based devices is considered. Finally, safety aspects also strongly affect the material selection.

The key  $MX_2$  candidate materials with expected higher mobilities and chemical stability are  $WS_2$ ,  $MoS_2$ ,  $MoSe_2$  and  $WSe_2$ .<sup>[6–14]</sup> Sulfur-based gases are commonly used in semiconductor processing (e.g., etch gasses) and W and Mo are already used in the middle-of-line processing. Tellurides and selenides require more caution because of their high toxicity and introduce not only a risk during the deposition process itself but also by outgassing of the deposited layers.

Most MX<sub>2</sub> device data from literature reports focus on MoS<sub>2</sub> and WS<sub>2</sub>.<sup>[1,8,15–22]</sup> For our pathfinding, we opted for the use of WS<sub>2</sub> because of the expected higher mobility based on theoretical calculations, though in integrated devices MoS<sub>2</sub> seems to outperform WS<sub>2</sub>.<sup>[8,14]</sup>

#### 2.1. Single-Sheet Process Flow and Adaptations for MX<sub>2</sub> Material Properties

An in-line transmission electron microscopy (TEM) example of a partially processed double gated  $WS_2$  transistor, fully integrated in a 300 mm cleanroom, is shown in **Figure 2**. This side contacted  $WS_2$  transistor has a back and top gate made of TiN with HfO<sub>2</sub>-based gate dielectrics. The side contact has also been referred to as edge contact and corresponds to a contact where the contact metal bounds to the crystal edge of the MX<sub>2</sub> material.

The TiN gate material and Ti\TiN contact materials were selected based on fab and Si process compatibility and are likely not optimal for performance. Semimetals like Bi or Sn and Pt are expected to be considerably better contact metal candidates for N and PMOS channels, respectively.<sup>[14,22,23]</sup> These material choices are less compatible with front-end Si processing. As an example, the use of Pt in a fab is not likely due to the possible detrimental effect on Si devices and the difficulty to avoid cross-contamination. Once tools are contaminated, removal of the eventual Pt contamination it is very difficult due to its inert nature.



Figure 2. Left: In-line TEM of a partially processed double gated  $WS_2$  transistor with TiN top and back gate. The channel, contacts, and the top and back gate are already present. Right: Enlarged TEM of the channel area.

The schematic process flow is shown in **Figure 3** and has been explained in more detail elsewhere.<sup>[8,15–18,24]</sup> Due to the specific properties of  $MX_2$  materials and in particular the reduced adhesion, the sensitivity to liquid intercalation and the sub 1 nm thickness of the channel, specific adaptations of the process flow are required.

During the first module (Figure 3A) a local TiN back gate is made. In the next steps the  $HfO_2$ -based bottom dielectric layers are deposited, followed by the WS<sub>2</sub> formation and the top gate  $HfO_2$  dielectric growth. The top gate dielectric and the WS<sub>2</sub> channel are patterned at the same time (Figure 3B), followed by the contact formation (Figure 3C,D). The contact formation consists of a trench etch in SiO<sub>2</sub>, stopping on the top  $HfO_2$ , followed by a side contact etch through the top high-*k* and the WS<sub>2</sub> itself. Finally, the contact trench is filled with Ti\TiN\W using a fill and metal CMP process. The gate-last top gate processing (Figure 3E) consists of a SiO<sub>2</sub> trench etch stopping on the top  $HfO_2$ , followed by the metal gate TiN\W fill and CMP. Another layer of  $HfO_2$  is deposited in the trench prior to the top gate deposition to avoid contact between the top gate and the channel at the edge of the active area in the gate overlap region. Note that the contacts and top gate are based on a damascene approach that is the industry standard for scaled devices. The final via and metal 1 module are implemented with another industry standard processes (Figure 3E).

As described above the specific properties of  $MX_2$  materials were considered in the elaboration of this process flow. Due to the limited etch selectivity in the process to the ultrathin  $WS_2$  channel, the  $WS_2$ \HfO<sub>2</sub> stack is etched as a whole. Using the HfO<sub>2</sub> as an encapsulation layer, the HfO<sub>2</sub> protects the monolayer thick  $WS_2$  surface from oxidation or damage during the dry etch or post etch strip. Because of the sensitivity to liquid intercalation-based delamination no wet strip is applied after the active, contact, and top gate etch. This could cause delamination and possible lift-off of the smaller active areas.<sup>[15]</sup> In general, any wet processing on open  $MX_2$  edges is avoided and it is only applied when the  $MX_2$  edges are covered by another material.

Non-liquid-intercalation-based delamination of the MX<sub>2</sub> materials is another concern. The van der Waals nature of MX<sub>2</sub> materials and weaker adhesion to surrounding materials compared to those typically used in Si processing is the primary



Figure 3. Simplified presentation of the process flow used to make the double-gated transistors.

www.advmat.de



Figure 4. a) TEM of a 1  $\mu$ m-long WS<sub>2</sub>-based device that delaminated during the sample preparation, b) optical microscopy inspection after top-gate CMP showing rip out of the 20  $\times$  10  $\mu$ m top gates.

cause.<sup>[8]</sup> This is illustrated in **Figure 4**a that shows a TEM of a 1 µm-long WS<sub>2</sub> device. The delamination at the bottom  $SiO_2-WS_2$  interface occurred during the double-sided ion beam milling during the TEM specimen preparation but illustrates the weakness of the bonding of the MX<sub>2</sub> to the neighboring materials.

The weaker adhesion of MX<sub>2</sub> materials also reduces the allowed stress and strain in the materials in contact with it. For too high stresses the shear force could dissociate the MX<sub>2</sub> from the surrounding material. Therefore, the oxide hard mask, commonly used for small area patterning, was replaced by a low-stress Spin-On-Carbon Spin-On-Glass hard mask during active patterning.<sup>[17]</sup> Since the stress-induced forces are proportional to the surface area, the initial active patterning where the whole wafer surface is covered with MX<sub>2</sub>, is the most sensitive to delamination, the situation being more favorable after active area patterning when the MX<sub>2</sub> is present in the form of smaller areas. The active area is hence patterned as soon as possible.

Mechanical force-induced delamination is also observed after top gate CMP for larger gates, as illustrated in Figure 4b for 20  $\times$  10  $\mu m$  transistors. This will not necessarily be an issue for small high-performance transistors but might limit the co-integration of larger features.

The effect of mechanical stress and possible delamination is to be reviewed for each new process step. For example, no spacers are used in the current process flow to avoid the typically higher stresses of the SiN used for that purpose.

Three key process steps that need improvement can be identified in the transistor fabrication process: MX<sub>2</sub> growth and patterning, high-*k* dielectric deposition, and contact formation. Below, we will describe our interpretation of the current development status of these key process modules and comment on the missing gaps needed to achieve a fully successful MX<sub>2</sub> integration. At the expected insertion node, a device with a single or at most bilayer of MX<sub>2</sub> layer will be required with a high-*k* layer having an equivalent oxide thickness (EOT) of ~1 nm, and a contact resistance below 100  $\Omega$  µm.

#### 2.2. MX<sub>2</sub> Growth and Patterning

The single or bilayer channel is required to achieve sufficient electrostatic control over the entire channel and additionally the band structure of the material depends on the number of  $MX_2$  layers present. A deposition method for single or bilayer 2D will hence be needed.

**4DVANCF** 

www.advmat.de

The most wafer-scale integration-friendly deposition methods are blanket full wafer depositions. Though other deposition methods are studied, currently the best full wafer results are obtained using chemical vapor deposition (CVD) MX<sub>2</sub> deposition.<sup>[2-13,15-26]</sup> Ideally a monolayer or bilayer of monocrystalline MX<sub>2</sub> should be grown that covers the entire 300 mm wafer area. In practice however, CVD methods grow a polycrystalline sheet of coalescing MX<sub>2</sub> with an occasional thicker layer overgrowth. An example is shown in Figure 5A that features a 300 mm wafer after CVD WS2 growth using a W(CO)6 and H2S-based metalorganic (MO)CVD process.<sup>[25]</sup> When the grain boundaries within the first MX<sub>2</sub> layer occur within the device dimensions, they are expected to affect the effective mobility. Hence many 2D CVD growth research focuses on the increase of the grain size of the first layer, though some polycrystallinity might have to be accepted as a compromise to achieve full wafer growth. The overlayer growth is also expected to modify the device electrostatics, so it has also to be avoided or at least reduced to a level that device yield is not affected. The higher layer overgrowth occurs because of WS2 nucleation on the initially grown material during the closure of the first layer and the higher layer crystals grow to a larger size because of the iso-material template layer below.

Reaching a single layer  $MX_2$  growth with a sufficiently large grain size and limited overgrowth will be a key challenge for  $MX_2$ -based devices. The key resides in the appropriate control of  $MX_2$  nucleation and lateral growth. Process parameters that can be used to tune the obtained morphology are deposition temperature, pressure, time, and precursor selection. Higher growth temperatures promote larger  $MX_2$  grain sizes, while for lower growth temperatures smaller grains and some more out-of-plane growth is also observed.<sup>[17]</sup> The temperature can be lowered even further using an atomic layer deposition (ALD) process, but the grain size is even smaller, and the overgrowth is harder to contain.<sup>[16,27,28]</sup> The precursor selection can also be adapted to limit the nucleation of the first and/or the higher layer overgrowth and promote the lateral growth of the already formed grains.<sup>[29–35]</sup>

The upper temperature allowed will depend on the preceding processing and hence also the target application due to possible degradation of the underlying stack (e.g., wafer bending or crystallization of the underlying materials). In case of back end of line (BEOL) integration of 2D the temperature will be limited to





**Figure 5.** A) CVD WS<sub>2</sub> growth (non-optimized process) on a 300 mm wafer and the resulting surface morphology at 750 °C growth temperature. The first layer consists of coalescing in-plane crystals, though the grain boundaries are hard to distinguish in atomic force microscopy (AFM). Larger inplane 2nd and higher layers overgrowth is also observed. B) AFM image of the WS<sub>2</sub> surface after the initial cycles of ALD AL<sub>2</sub>O<sub>3</sub> growth.

500 °C. In case of front end of line (FEOL) integration typically somewhat higher temperatures are allowed.

The grain size can also be increased by using an appropriate crystalline template substrate like sapphire.<sup>[36]</sup> This implies the grown MX<sub>2</sub> will have to be transferred to 300 mm device wafers.<sup>[18]</sup> The transfer process involves an initial transfer of the MX<sub>2</sub> to an intermediate glass wafer and the final transfer to the target device wafer. A demonstration of the corresponding full 300 mm transfer process, with the source wafer in Si, is described in ref. [37]. Today, full 300 mm sapphire wafers are available, allowing wafer level templated growth. While in general we do not consider 300 mm MX<sub>2</sub> transfer as the preferred approach for MX<sub>2</sub> integration, it can be an option for specific single-sheet hybrid integration cases, where the transfer is enabled on smooth or planar surfaces. In case of logic only applications where the use of higher deposition temperature is tolerated, direct growth seems a better compromise.

Engineering challenges remain with MX<sub>2</sub> transfer: the complexity of the multi-step process, achieving within wafer uniformity, high sensitivity to particles and the final surface cleaning step. Specifically for pre-patterned wafers, the presence of step edges can cause voids or film rupture. Such sharp vertical edges can still occur at interfaces between different materials after CMP, used for planarization.

In case growth or transfer of a uniform single sheet of MX<sub>2</sub> with sufficiently large grain size cannot be obtained, a seeded localized growth can be considered.<sup>[1,14,20,21,38]</sup> In this approach closure of the entire layer is no longer targeted and growth conditions that promote lateral grain growth are used, resulting in larger grain local MX<sub>2</sub> crystals. A seed for growing the MX<sub>2</sub> crystal, that is centered inside the circuit or device area is used for selecting the target location.<sup>[1,14]</sup> Alternatively, the MX<sub>2</sub> material can also be grown in between the contacts, using the contact material as a seed.<sup>[20,21]</sup> For scaled nodes, where only limited crystal sizes will be needed this might be an interesting option. A disadvantage of this approach is a possible reduction in the overall wafer area usage. On amorphous substrates the crystals (e.g., triangular and hexagonal for WS<sub>2</sub> and MoS<sub>2</sub>, respectively) grow arbitrarily in plane orientation. The usable wafer area for the device or circuit is hence limited to the inner inscribing circle of the grown crystal.

#### 2.3. High-k Deposition

As described more in detail earlier we chose to protect the  $WS_2$  from etch and or strip damage by capping the 2D with the gate high-*k* prior to active patterning. There are literature reports where direct patterning of the 2D material without high-*k* cap is used. The process of choice might depend on the sensitivity for plasma damage or oxidation of the used channel material and its thickness.

A high-*k* dielectric will be required to achieve the targeted  $\approx 1 \text{ nm}$  EOT target. The HfO<sub>2</sub> currently used for Si-based devices is the most likely candidate due to the maturity of the ALD deposition process used. The deposition of the high-*k* dielectric should not introduce detrimental interface traps in the MX<sub>2</sub> material. Like is the case for Si-based devices an interface trap free device will be difficult to achieve, and a compromise will have to be found between EOT scaling and interface traps. Additionally, the possible generation of interface traps can depend on the MX<sub>2</sub> material and might hence have to be optimized case by case.<sup>[39]</sup>

Hexagonal boron nitride has been used as a 2D dielectric to eliminate the generation of interface traps.<sup>[40]</sup> However, the low dielectric constant of h-BN is incompatible with a 1 nm EOT target and the required high-temperature growth is incompatible with full wafer integration. Other 2D dielectrics are proposed but these materials are entirely novel and the synthesis has to be fully developed for growth on a potentially 3D architecture, as will be described later.

In conventional Si-based device processing integration routes, the growth of high-k dielectrics by ALD on a Si-surface is preceded by a thin SiO<sub>2</sub> formation, to compensate for the absence of reactive sites on HF-last Si.<sup>[41]</sup> This hydroxyl functionalization of the surface eliminates island-like ALD growth and enables a more uniform nucleation and high-k growth. Due to the bulk nature of Si the band-structure of the underlying bulk Si is not disturbed by the surface modification.

An ideal  $MX_2$  material has an intrinsically passivated surface and has no reactive surface sites and hence also no nucleation sites. It is indeed observed that the initiation of ALD highk growth on  $MX_2$  materials occurs on grain boundaries and localized nucleation sites.<sup>[42]</sup> This is illustrated in Figure 5B that shows an AFM image of the WS<sub>2</sub> surface after the initial



ADVANCED MATERIALS

cycles of ALD Al<sub>2</sub>O<sub>3</sub> growth. The high-k layers close by coalescence of the different grains after a sufficiently thick layer has been grown. This however results in local non-uniformity of the high-k thickness. The minimum thickness for layer closure is also unacceptably high for future nodes, for example, ≈20 nm in the case of ALD Al<sub>2</sub>O<sub>3</sub>. Unlike the case of Si, for a single layer of MX<sub>2</sub> the top surface cannot be converted into a functionalized 2D as it would modify the single layer of 2D present and destroy the band structure of the semiconductor. Therefore, an interface layer with uniform coverage on van der Waals surfaces, that can be deposited without damaging the underlying MX<sub>2</sub> layer is required. This interface layer must be sufficiently thin and/or have a sufficiently high-k value in order not to limit the EOT scaling needed for future nodes. Additionally, the deposition of the interface layer should not introduce detrimental interface traps.

Different approaches to realize this interface layer have been used with varying degrees of success.<sup>[42]</sup> The approaches can be summarized in four main categories: surface functionalization, low damage deposition, physisorption, and deposition of organic self-assembled monolayers.

In the case of surface functionalization, the top  $MX_2$  surface is converted to contain reactive sites by, for example, chemical gas phase reaction, plasma, or UV–O<sub>3</sub> treatments. This method is likely not compatible with scaled nodes where the presence of single layer  $MX_2$  is expected, the surface modification will modify the 2D material itself. This method can only work if perfect bilayers of  $MX_2$  materials can be grown without higher layer overgrowth, which is a harder challenge than controlling a single-sheet  $MX_2$  layer growth. Additionally, the converted  $MX_2$ layer must have appropriate dielectric properties in order not to limit the EOT scaling.

In the case of low-damage deposition, a low-energy deposition process is used to limit the damage to the underlying  $MX_2$ . This has been successfully used for both  $Al_2O_3$  and  $SiO_2$ interlayers.<sup>[1,2,17,43]</sup> In all cases the low damage PVD deposition is followed by a controlled oxidation, resulting in an appropriate seed layer for further ALD high-*k* growth. These PVD like methods are compatible with planar single-sheet devices but will no longer be applicable for horizontally or vertically stacked  $MX_2$  devices. In these cases, there will be no deposition on at least some surfaces where the deposition beam cannot reach.

Though not experimentally demonstrated on stacked devices, the physisorption-based interface layer and the low-temperature ALD, that is fundamentally the same, is more appropriate for a stacked layer configuration with areas that are not accessible for direct beam methods.<sup>[42–45]</sup> Such processes were applied successfully on single layer MX<sub>2</sub>, using Al-based interface layers consisting of Al<sub>2</sub>O<sub>3</sub> and AlN.<sup>[44,45]</sup>

The use of organic molecules like titanyl phthalocyanina (TiOPc) and perylenetetracarboxylic dianhydride (PTCDA) as nucleation layer has been demonstrated in literature.<sup>[46,47]</sup> Using vapor phase self-assembled PTCDA an EOT down to 1 nm EOT has been achieved for single-sheet MX<sub>2</sub> devices, a value consistent with the target values for scaled nodes.<sup>[46]</sup> Its application for stacked structures with less accessible MX<sub>2</sub> surfaces must be confirmed but is not intrinsically impossible. The thermal stability of these organic compounds during the

post processing, that typically reaches 450 C during the BEOL processing, has still to be confirmed.

Conventional ALD-growth on polycrystalline  $MX_2$  layers is enabled by nucleation at the grain boundaries which results in a local thickness variation of the fully grown high-*k* layer.<sup>[17]</sup> These local variations in the top high-*k* layer, shown in Figures 2 and 4, results in electrostatic variations and hence also in device variability.<sup>[16,40,48,49]</sup> Hence, high-*k* uniformity will be a strict requirement.

# 2.4. Contact Formation

In order not to limit the device performance a contact resistance below 100  $\Omega$   $\mu m$  (same value as high-performance complementary metal–oxide–semiconductor (CMOS)) will be required for MX\_2 devices along with higher mobility channels. For contacts using non-optimized metals the contact resistances are typically in excess of 1 k $\Omega$   $\mu m$  range and therefore, typically one order of magnitude to high.

Per MX<sub>2</sub> material an optimal contact material is required matching the different band energies. Often, high Schottky barriers are measured. By considering the proper alignment of the Fermi level of the contact material to the conduction or valence band of the MX<sub>2</sub> for N and PMOS devices, respectively, a down selection of relevant contact metals is done. Metal reactivity and oxidation sensitivity are also taken into account. Another consideration of contacts to MX<sub>2</sub> materials has been Fermi level pinning (FLP), especially for MoS<sub>2</sub>, where P-type conduction is very difficult to observe due to FLP near the conduction band edge; consequently, contact resistance to MX<sub>2</sub> doesn't merely follow the predictions from theoretical work-function arguments. However, some general trends can be observed, for example, MoO<sub>x</sub> which has a work function of as high as 6.6 eV, has been shown to be a good candidate for P-type MoS<sub>2</sub>.<sup>[50]</sup> The main contact metal candidates for P-channel metal-oxidesemiconductor (PMOS) MX<sub>2</sub> devices are noble metals like Pd, Pt, or Ru.<sup>[23,14,51]</sup> The best results have been obtained with Ru where a value of 2.7 k $\Omega$  µm had been observed.<sup>[14]</sup> A considerable gap to the target contact resistance remains. However, the acceptance of Ru is higher for semiconductor processing, since it is already implemented for the middle of line metallization and is being considered for buried power rails, nevertheless extra protocols to avoid cross-contamination might be required. Typically, it requires at least a partially separate toolset that is not used for FEOL Si-based processing. These constraints will be even stricter when Pd and Pt are considered.

The main contact metal candidates for N-channel metalsemiconductor (NMOS) MX<sub>2</sub> devices are: Ti, Ni, Au, and semimetals such as Bi and Sb.<sup>[3,14,23,52–56]</sup> Considering the fact that Au processing is typically banned in a Si-based fab, the introduction of Au would be accompanied by a very strict contamination protocol like is the case for Pd or Pd. The best contact results for NMOS so far were obtained with Bi and Sb contacts.<sup>[14,23]</sup> Among the NMOS contact metals Ti and Ni are easier to use in a fab environment since they are frequently used for Si-based contacts and for silicides. To allow maximal toolset flexibility in our integration we opted for an industry standard Ti\TiN contact, where Ti is the contact metal and the in situ TiN dep serves to avoid the Ti oxidation.<sup>[14]</sup> A contact resistance in the range of 1.3 to 5 k $\Omega$  µm is obtained for Ti contacts to WS<sub>2</sub>,<sup>[24]</sup> which is at the high end compared to 100–200  $\Omega$  µm for Bi and Sb recently reported.<sup>[14,23]</sup> Today, there is limited experience in fab processing for Bi and Sb. Due to their low melting point being 271 and 631 °C, respectively, the process window is very narrow and even below the BEOL temperature budget. Therefore, Sb with a melting point above that of the BEOL processing temperature is currently the preferred option.

Also, the contact resistance is not only affected by the contact materials but also by the contact configuration. For a single-sheet transistor with side contacts as shown in Figure 2 the contact area is small compared to conventional top contacts since it is limited to the thickness of the MX<sub>2</sub> layer. Variability in the etch process might also manifest itself as a variation in the contact resistance. Our experimental data indicate a good within wafer distribution of the obtained devices, but a full deconvolution of the channel and contact behavior could not yet be performed.<sup>[8,24]</sup> In the case of top contacts, a larger effective contact length can be obtained.<sup>[57]</sup> On the other hand, the bonding of the contact metal to the MX<sub>2</sub> might not be optimal in top contacts due to the presence of a possibly varying van der Waals gap.<sup>[58,59]</sup>

More experimental data will be needed to clarify which is the best contact configuration. Simulations indicate that the effective contact length for  $MX_2$ -based top contacts is rather small and that most of the injection of the current in the  $MX_2$  happens at the contact-edge of the channel.<sup>[57]</sup> If this can be confirmed experimentally side contacts might be a good alternative for 2D-based devices.

Using an etch-based contact approach, either direct etch or damascene etch-based, side contacts are easier to implement since no etch selectivity is required toward the extremely thin  $MX_2$  material. Etch and strip process chemistries that do not modify the surface and hence possibly affect the band-structure of the single layer  $MX_2$  are to be developed. The fabrication of top contacts for single-sheet transistors is easier with lift-off, and this technique is hence regularly used for lab-based or large-area devices. This technique can however not be applied for highly scaled devices.

Despite the possibility to design using unipolar logic,<sup>[5]</sup> typical scaled logic circuits use CMOS to improve the area scaling. The doping techniques typically used for Si processing to produce the N and PMOS devices can no longer be used for  $MX_2$ -based devices making the process very complex. The needed N and PMOS devices can still be obtained by using different  $MX_2$  materials that have an opposite conduction type. To obtain  $MX_2$  materials of both polarities, different growth conditions will have to be applied at the same process height in the stack. This could be possible using selective growth, but that is currently not available and likely hard to achieve. Alternatively, a sequential deposition–etch–deposition–etch approach could be used to deposit the N and P MOS materials in their dedicated areas.

It has been demonstrated that different capping layers or gate dielectrics can also be used to dope the  $MX_2$ to the different polarities.<sup>[1]</sup> Similarly, a sequential deposition–etch–deposition–etch approach could be used to deposit the N and P MOS modifying dielectrics.

We believe implementing  $MX_2$ -based CMOS with the transistors in a single plane will involve deposition and etch of either the  $MX_2$  material and/or the dielectric layers, will introduce a too high process complexity. Considering the monolayer nature of the  $MX_2$ , these etch processes will require extremely high selectivity, and likely require atomic layer etching. Therefore, this option is rather unlikely.

A last possible option for the N versus PMOS selection might be to use ambipolar material and different contact metals for the N and PMOS devices. This however relies entirely on the contact metal selection such that they have barrier heights that promote conduction in one of the device types while blocking the complementary one. Contact materials that satisfy these conditions while still providing low enough contact resistivity for a specific device polarity are to be identified.

# 3. Toward Stacked 2D

A more likely option for high-performance CMOS logic integration is to use the different N and PMOS  $MX_2$  materials and or dielectrics in stacked planes on top of each other. Full wafer deposition or transfer can be used in that case and the localized selective etches or depositions are no longer needed. This approach was demonstrated using a sequential integration, where the N and PMOS transistors were integrated on top of each other.<sup>[60]</sup>

Taking into account the ultrathin body of the MX<sub>2</sub> channel and the expected projected footprint, device dimensions of 16 and 14 nm for metal pitch and gate length respectively, stacking of MX<sub>2</sub> sheets of the same polarity is required to enlarge the effective device width to sustain the needed current.<sup>[2]</sup> A similar stacking is already required for Si-based devices. In FinFET devices multiple fins are frequently used for a single device. Also, for nanosheets and complementary FET (CFET) devices that are currently in development, multiple sheets of silicon are considered.<sup>[61]</sup> Initial estimations indicate that about 4 to 8 stacked MX<sub>2</sub> sheets are needed to achieve the required performance.<sup>[2,62]</sup> For cases where more than 2 layers are required a more cost-efficient approach would be the monolithic integration approach. In this case the stacked MX<sub>2</sub> and (dummy) dielectric layers are grown on top of each other and etched in one step. This reduces the risk for misalignment of the superimposed transistors required for scaled nodes.

## 3.1. Stacking Orientation

The stacking of the MX<sub>2</sub> sheets can be implemented either in horizontal or vertical direction.<sup>[60,63]</sup> In lab environment horizontal monolithic stacking has been demonstrated for 2 layers, while vertical stacking has been demonstrated only morphologically.<sup>[60,63]</sup> Vertically stacked device integration is based on the formation of a dummy fin, where the MX<sub>2</sub> material is grown on the sidewall after which the dummy fin is subsequently removed. For the horizontally stacked devices we assume a monolithic approach considering the expected number of sheets. A SEMulator3D-based virtual process simulation was performed to compare both options. The schematics of the final

www.advmat.de

# HORIZONTAL NANOSHEETS

Figure 6. SEMulator3D-based illustrations of horizontal and vertically stacked nanosheets.

devices are shown in Figure 6. The advantages and disadvantages of both approaches are summarized in Table 1. Based on this assessment the horizontal stacking provides a better CMOS potential and scalability, which corresponds better with the expected introduction node. The improved scalability is due to the reduced sheet to sheet spacing, that is only limited by the minimal material deposition depth and/or the thickness needed to remove the sacrificial material when a replacement metal gate (RMG) is used. The horizontal stacking is also compatible with both the direct grown and the transferred MX<sub>2</sub>, which is not the case for vertical stacking. Additionally, the horizontal configuration is more forgiving for morphological imperfections during the processing.

The horizontally stacked architecture of superposed N and PMOS sheets is currently being developed for Si-based CFET devices. In this device multiple NMOS and PMOS Si- or SiGe-based sheets are integrated on top of each other and some N to P device connections are moved in the vertical direction. It is expected that the introduction of MX<sub>2</sub> channels for highperformance transistors will happen after the introduction of the Si CFET in production, by replacing the Si-based sheets by MX<sub>2</sub> sheets<sup>[3,9]</sup> Provided the Si-based CFET development turns out to be non-realistic the replacement might also happen for the stacked nanosheet devices. Once the stacked MX2-based devices are developed, it is expected that the methodology to stack them as a CFET device can be similar as for the Si-based case.

#### 3.2. Process Challenges for Stacked MX<sub>2</sub> Integration

An example of a stacked unipolar MX2-based gate-all-around device with four MX<sub>2</sub> layers, as virtually processed using

SEMulator3D is shown in Figure 1. In the specific example an inverter like structure with two interconnected transistors and a common gate is shown. For better visibility, the MX<sub>2</sub>- layers are simulated out of scale (2 nm instead of  $\approx 0.7$  nm for WS<sub>2</sub>). This virtual processing assumes idealized process steps and ideal stack and material behavior, which is not always the case. Some of the involved processes did not yet reach maturity or must be fully developed. Nevertheless, this simulation is a useful aid to identify the expected process challenges and the existing gap.

2D Metal gate High-k Poly SiN or low-k SiO.

VERTICAL NANOSHEETS

Relving on the Si-based stacked nanosheet integration knowledge and replacing the Si-based sheets by MX<sub>2</sub> sheets seems a natural extension in terms of device structure.<sup>[1,61]</sup> However, with respect to integration the transition from Si or SiGe sheets to WS<sub>2</sub> sheets is however not straightforward. Some of the Si-based processes might be applied to the MX<sub>2</sub> case, but for other processes considerable process tuning and development is required. Figure 7 illustrates the main challenges using the scaled device from Figure 1 as an example. Table 2 elaborates further on these challenges, the approach used for Si-based processing, and the suggested approach for MX<sub>2</sub> materials.

A possible SEMulator3D-based virtual process flow schematic for the possible gate-all-around stacked MX<sub>2</sub> transistor shown in Figure 1 is represented in Figure 8. In this specific case a replacement gate approach is assumed. Multiple developments will be required for the actual implementation of this integration scheme.

The critical development is the stacked growth or multiple transfers of the MX<sub>2</sub>-based multilayer with high intrinsic material quality and mechanical stability (Figure 8a). This will be the case when a replacement gate approach is considered, but also when a direct stack growth is implemented. The development status of the MX<sub>2</sub> growth was described in detail in the preceding section and we believe that a CVD material with a

Table 1. The advantages and disadvantages of horizontal and vertical nanosheet stacking.

| 5                                                                                                | 6                                                                       |
|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Electrostatics equivalent for horizontal and vertical 2D nanosheets (unlike for the thicker Si s | heet case, edge gating on the 1–2 monolayer thick sheet-end has limited |
| electrical impact)                                                                               |                                                                         |

- Easily scalable (sheet spacing only limited by the minimal material deposition depth and/or the thickness needed to remove the sacrificial material when a RMG is used).
- Channel deposition possible with direct growth and transferred layers.
- No limitation in sheet width

Horizontal stacking

- Less susceptible for geometric imperfections.
- CMOS integration possible by stacking N and PMOS devices on top of each other.
- · Less scalable (sheet to sheet spacing limited by the fin formation, that requires litho or spacer defined patterning).

Vertical stacking

- Channel deposition only possible with direct growth.
- Sheet width defined by the supporting fin stability (height limitation).
- Perfectly straight supporting fins needed, due to the presence of spacer like etch processes to remove the MX<sub>2</sub> on the horizontal planes in the device.
- CMOS integration will require selective deposition and or a complex deposition-etch-deposition-etch process.







**Figure 7.** Illustration of the main challenges expected for stacked  $MX_2$  sheet integration based on the example device from Figure 1, using a replacement metal gate approach. The shown area is the circled area in Figure 1 at different processing stages. Note that the single monolayer of  $MX_2$  material is simulated as 2 nm tick for better visibility while it is only  $\approx$ 0.7 nm thick, rendering the mechanical stability even more perilous. The same color code is used as in Figure 1 and 8.

sufficiently good quality (larger grain size and limited overgrowth) will become available. The MX<sub>2</sub> transfer-based approach would be rather not cost-effective but cannot be fully excluded.

In case a replacement gate approach is considered, a low stress dummy gate material that can be easily removed selective to the  $MX_2$  material, the inner spacer material, and SiO<sub>2</sub>, could be used. We also consider the replacement gate approach

to be more likely, but dummy material options remain to be screened and tested. In case the final stack is grown directly through a successive deposition of metal gate, gate dielectric,  $MX_2$ -channel deposition sequence; the mechanical stress in the stack will be essential to control. We have observed that stress induced  $MX_2$  delamination occurs easily at full wafer level, however this risk is mitigated after patterning in sufficiently

Table 2. The main challenges for stacked sheet integration for Si and their equivalent approach for  $MX_2$ -based devices.

| Integration challenge                | Si-based approach                                                                                                                                                             | MX <sub>2</sub> -based approach                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Stacked sheet growth                 | Growth of epitaxial Si\SiGe multilayers and selective removal of one of the two, followed by RMG formation                                                                    | Repeated subsequent deposition or transfer of dummy gate dielectric (material to be identified) and high quality MX <sub>2</sub> channel, combined with an RMG approach OR                                                                                                                                                                       |
|                                      |                                                                                                                                                                               | metal gate, gate dielectric, (without replacement gate). In this case the<br>mechanical stress during the full wafer deposition must be contained as the<br>van der Waals bonded 2D delaminate easily.                                                                                                                                           |
| Active etch                          | Monolithic etch of the Si- and SiGe-based stack.                                                                                                                              | Monolithic etch of the $MX_2$ -based stack. The mechanical integrity of the etch stack toward delamination around the weaker $MX_2$ interfaces is to be confirmed.                                                                                                                                                                               |
| Lateral spacer between the sheets.   | Lateral etch followed by spacer fill and etch back, but other options are also considered.                                                                                    | It is expected that the Si-based sheet approach can also be applied to the $MX_2$ case, but enhanced selectivity to the ultrathin $MX_2$ will be requited.                                                                                                                                                                                       |
| Source and drain contact             | Lateral epitaxy on the sheet edges and<br>subsequent contact etches and metal fill. ALD<br>contact materials will be required because of<br>the aspect ratio of the trenches. | In case of MX <sub>2</sub> the contact must directly contact the MX <sub>2</sub> , either in a side contact mode or a wrap-around contact mode. The wrap-around contact corresponds to the top contact in the single-sheet case.                                                                                                                 |
| Replacement gate process             | Dummy gate removal, reactive SiO <sub>2</sub> interfacial<br>layer growth, ALD high- <i>k</i> growth, and finally<br>ALD replacement gate metal deposition.                   | In the replacement gate case, a similar process is expected but:<br>the interfacial layer growth can no longer be reactive as the MX <sub>2</sub> cannot be<br>consumed; and<br>the mechanical strength of the ≈7 Å thick MX <sub>2</sub> sheets after sheet release must<br>be evaluated (at the considered small feature sizes it might be QK) |
| Direct deposited gate stack process. | Not considered in Si sheet integration.                                                                                                                                       | This option cannot be excluded for the MX <sub>2</sub> case, but a lateral gate metal etch selective to MX <sub>2</sub> will be needed. The advantage of this approach is the guaranteed mechanical integrity of the 2D material.                                                                                                                |





**Figure 8.** SEMulator3D-based process simulation of the FEOL part of a possible gate all around (GAA) stacked MX<sub>2</sub> transistor. a) Stacked deposition and active etch. b) Contact hole formation (cut through channel of the transistor shown). c) Lateral dummy dielectric recess etch. d) Lateral spacer formation. e) Contact metal deposition and contact hole fill. f) Gate hole formation (cut through the gate and both transistors are shown). g) Dummy dielectric removal (cut through channel and the gate and both transistors shown in (g1) and (g2), respectively). h) High-*k* and RMG fill. i) Final situation before BEOL processing (this figure has both the gate and the channel cut).

small areas.<sup>[17]</sup> The mechanical integrity of the stack also plays an important role after active etch. At his point, high pillars with lower adhesion around the  $MX_2$  interfaces are formed. One option is to stabilize those pillars in a surrounding matrix (Figure 8b).

Similar to the stacked Si sheet case, lateral inner spacers are used to isolate the contacts from the gate region (Figure 8b–d). We assume much of the Si-based inner spacer development can be reused for the  $MX_2$  channels with some tuning. Compared to the Si integration higher etch selectivity to the  $MX_2$  is required due to the intrinsic atomic thin channel.

Depending on whether side contact only is sufficient or whether the surface of the  $MX_2$  material also needs to be contacted, which is still an open debate, a small lateral recess of the spacer might be needed to form a wrap-around contact. In this example, already a wrap-around contact is assumed. Considering the very small contact sizes and their aspect ratio (Figure 8e,g), the horizontal orientation between the sheets and the intersheet distance of a few nanometers (Figure 8h), the contact metal and gate metal are best deposited with an ALD like technique. Depending on the final metal selection extra process development might also be required. Some metals like TiN and Ru can be deposited by ALD, while for others it is not yet been demonstrated.

For the same reason the high-*k* deposition used in the RMG process is ALD-based (Figure 8h). The typical HfO<sub>2</sub> process used for Si-based processing is already an ALD process and allows the deposition in narrow gaps. Provided the use of HfO<sub>2</sub> on  $MX_2$  does not introduce extra defect states in the channel, this should not be a major complication for  $MX_2$ -based stacked channels. More development will be needed for the interfacial layer used prior to high-*k* growth. For Si-based devices part of the Si channel is converted to an OH terminated SiO<sub>2</sub> that serves as a seed for the HfO<sub>2</sub> growth. As explained in the preceding section dedicated to single-sheet transistors this will no longer be the case for  $MX_2$  materials. Among the possible approaches discussed surface functionalization and low damage deposition cannot be

used anymore for hidden surfaces as is the case for these stacked  $MX_2$  sheets. Only physisorption and deposition of organic selfassembled monolayers might work, depending on the size of the molecules used for the self-assembly. However, the thermal stability remains an open question.

Critical for the success of the RMG and contact process is the mechanical stability of the single layer free hanging MX<sub>2</sub> after dummy gate removal, and after the contact recess etch (Figure 8c,g). Some build in mechanical stress, introduced during the processing, could further degrade the mechanical integrity of the MX<sub>2</sub> sheets during the dummy gate removal process. The relatively small target gate length of ~14 nm or shorter and a comparable gate width might provide sufficient mechanical stability for the MX<sub>2</sub> though this needs validation. Besides the mechanical integrity, the chemical integrity of the MX<sub>2</sub> material must be guaranteed, and the removal process should not degrade the quality or modify the single layer MX<sub>2</sub> material.

Many aspects do hence interfere with the choice of the dummy material (growth possibilities for  $MX_2$  growth on the dummy material, growth possibilities of the dummy material on  $MX_2$ , selective removal, and limited mechanical stress) render the choice of the dummy gate material a complex exercise and the final choice is hence still pending. The case of a directly grown stacked structure, containing the final materials, is considered as a backup option in case the dummy material cannot be found. This will however come with a new set of challenges, which we will not address here.

# 4. Conclusion

It is expected that  $MX_2$ -based devices will be introduced for high-performance circuits after the Si-sheet-based CFET devices. Full 300 mm fab-based single-sheet devices have been successfully demonstrated and opened the path to



www.advmat.de

www.advancedsciencenews.com

IDVANCED

further development of the process flow. The status of technology, focused on fab compatible scaled logic integration was described. For larger feature sizes that could be used for optical applications or BEOL incorporated devices a lift-off-based patterning might still be possible, but for future logic the feature sizes require a more classical damascene integration. Though the final required targets are not yet met, significant progress is made in the key modules:  $MX_2$  deposition, high-*k* growth, and contact engineering. Further process transfer from the research grade lab environment to the fab will require creative engineering solutions and scaled devices will require extra effort.

We believe that for producing CMOS circuits the implementation of  $MX_2$ -based N and PMOS devices at different horizontal stack levels is the easiest approach. Combined with the use of stacked sheets this will lead to a stacked multi-sheet CFET like device. Besides the fundamental challenges occurring in the single-sheet case, the stacking will introduce some extra challenges among which the most important are: stacked growth or transfer of  $MX_2$  with sufficient material quality, the choice of an appropriate dummy dielectric and a related removal method without  $MX_2$  damage, the mechanical stability of the monolayer free hanging  $MX_2$  layers, and a 3D compatible high-*k* and metal deposition. These challenges are primarily related to the stacking of the  $MX_2$  layers. For the CFET-related aspects of the process flow, we expect them to be similar to the Si case, and that the related technology can be reused to a large extent.

### Acknowledgements

This work was done in the imec IIAP core CMOS programs. This work received funding from the European Union's Graphene Flagship grant agreement No 952792. The authors also thank COVENTOR for the access to the SEMulator3D software, and specifically Assawer Sousou for the technical support. The authors also thank the entire IMEC 2D project team for the discussions preceding the preparation if the paper.

# **Conflict of Interest**

The authors declare no conflict of interest.

## Keywords

integration, MoS<sub>2</sub>, MX<sub>2</sub>, transition metal dichalcogenides, wafer-scale, WS<sub>2</sub>

Received: December 1, 2021

Revised: July 1, 2022

Published online: September 7, 2022

- C. J. Dorow, K. P. O'Brien, C. H. Naylor, S. Lee, A. Penumatcha, A. Hsiao, T. Tronic, M. Christenson, K. Maxey, H. Zhu, A. Oni, U. S. Alaan, T. A. Gosavi, A. Sen Gupta, R. Bristol, S. Clendenning, M. Metz, U. E. Avci, *IEEE Trans. Electron Devices*, *1* **2021**, *68*, 6592.
- [2] Z. Ahmed, A. Afzalian, T. Schram, D. Jang, D. Verreck, Q. Smets, P. Schuddinck, B. Chehab, S. Sutar, G. Arutchelvan, A. Soussou, I. Asselberghs, A. Spessot, I. P. Radu, B. Parvais, J. Ryckaert, M. H. Na,

- [3] S. B. Samavedam, J. Ryckaert, E. Beyne, K. Ronse, N. Horiguchi, Z. Tokei, I. Radu, M. G. Bardon, M. H. Na, A. Spessot, S. Biesemans, in 2020 IEEE Int. Electron Devices Meeting (IEDM), IEEE, Piscataway, NJ, USA, 2020, https://doi.org/10.1109/IEDM13553.2020.9372023.
- [4] D. Akinwande, C. Huyghebaert, C.-H. Wang, M. I. Serna, S. Goossens, L.-J. Li, H.-S. P. Wong, F. H. L. Koppens, *Nature* **2019**, *573*, 507.
- [5] X. Chen, Y. Xie, Y. Sheng, H. Tang, Z. Wang, Y. Wang, Y. Wang, F. Liao, J. Ma, X. Guo, L. Tong, H. Liu, H. Liu, T. Wu, J. Cao, S. Bu, H. Shen, F. Bai, D. Huang, J. Deng, A. Riaud, Z. Xu, C. Wu, S. Xing, Y. Lu, S. Ma, Z. Sun, Z. Xue, Z. Di, X. Gong, et al., *Nat. Commun.* 2021, *12*, 5953.
- [6] A. Afzalian, G. Pourtois, in 2019 Int. Conf. on Simulation of Semiconductor Processes and Devices (SISPAD), IEEE, Piscataway, NJ, USA, 2019, https://doi.org/10.1109/SISPAD.2019.8870436.
- [7] C. H. Wu, S. Brems, D. Yudistira, D. Cott, A. Milenin, K. Vandersmissen, A. Maestre, A. Centeno, J. Van Campenhout, C. Huyghebaert, M. Pantouvaki, in 2021 Symp. on VLSI Circuits, IEEE, Piscataway, NJ, USA, 2021, https://doi.org/10.23919/ VLSICircuits52068.2021.9492495.
- [8] T. Schram, Q. Smets, D. Radisic, B. Groven, D. Cott, A. Thiam, W. Li, E. Dupuy, K. Vandersmissen, T. Maurice, I. Asselberghs, I. Radu, "High Yield and Process Uniformity for 300 nm Integrated WS<sub>2</sub> FETS", in 2021 Symp. on VLSI Technol., IEEE, Piscataway, NJ, USA, 2021, pp. 1–2.
- [9] R. Chau, in 2019 IEEE Int. Electron Devices Meeting (IEDM), IEEE, Piscataway, NJ, USA, 2019, https://doi.org/10.1109/ IEDM19573.2019.8993462.
- [10] COVENTOR a Lam Reaserach Company, website for SEMulator3D software, https://www.coventor.com/products/semulator3d/ (accessed: November 2021).
- [11] M.-A. Stoeckel, M. Gobbi, T. Leydecker, Y. Wang, M. Eredia, S. Bonacchi, R. Verucchi, M. Timpel, M. V. Nardi, E. Orgiu, P. Samorì, ACS Nano 2019, 13, 11613.
- [12] Y.-C. Lin, B. Jariwala, B. M. Bersch, K. Xu, Y. Nie, B. Wang, S. M. Eichfeld, X. Zhang, T. H. Choudhury, Y. Pan, R. Addou, C. M. Smyth, J. Li, K. Zhang, M. A. Haque, S. Fölsch, R. M. Feenstra, R. M. Wallace, K. Cho, S. K. Fullerton-Shirey, J. M. Redwing, J. A. Robinson, ACS Nano 2018, 12, 965.
- [13] H.-J. Chuang, B. Chamlagain, M. Koehler, M. M. Perera, J. Yan, D. Mandrus, D. TomãjNek, Z. Zhou, *Nano Lett.* **2016**, *16*, 1896.
- [14] K. P. O'Brien, C. J. Dorow, A. Penumatcha, K. Maxey, S. Lee, C. H. Naylor, A. Hsiao, B. Holybee, C. Rogan, D. Adams, T. Tronic, S. Ma, A. Oni, A. S. Gupta, R. Bristol, S. Clendenning, M. Metz, U. Avci, in *Tech. Dig. 2021 IEEE Int. Electron Devices Meeting* (*IEDM*), IEEE, Piscataway, NJ, USA, **2021**, https://doi.org/10.1109/ IEDM19574.2021.9720651.
- [15] T. Schram, Q. Smets, B. Groven, M. H. Heyne, E. Kunnen, A. Thiam, K. Devriendt, A. Delabie, D. Lin, M. Lux, D. Chiappe, I. Asselberghs, S. Brus, C. Huyghebaert, S. Sayan, A. Juncker, M. Caymax, I. P. Radu, in 2017 47th Eur. Solid-State Device Res. Conf. (ESSDERC), IEEE, Piscataway, NJ, USA, 2017, pp. 212–215.
- [16] I. Asselberghs, Q. Smets, T. Schram, B. Groven, D. Verreck, A. Afzalian, G. Arutchelvan, A. Gaur, D. Cott, T. Maurice, S. Brems, K. Kennes, A. Phommahaxay, E. Dupuy, D. Radisic, J.-F. de M arneffe, A. Thiam, W. Li, K. Devriendt, C. Huyghebaert, D. Lin, M. Caymax, P. Morin, I. P. Radu, in 2020 IEEE Int. Electron Devices Meeting (IEDM), IEEE, Piscataway, NJ, USA, 2020, https://doi. org/10.1109/IEDM13553.2020.9371926.
- [17] I. Asselberghs, T. Schram, Q. Smets, B. Groven, S. Brems, A. Phommahaxay, D. Cott, E. Dupuy, D. Radisic, J.-F. de Marneffe, A. Thiam, W. Li, K. Devriendt, A. Gaur, T. Maurice, D. Lin, P. Morin, I. P. Radu, in 2020 IEEE Silicon Nanoelectronics Workshop (SNW), IEEE, Piscataway, NJ, USA, 2020, pp. 67–68.

#### **ADVANCED** SCIENCE NEWS

www.advancedsciencenews.com

- [18] C. Huyghebaert, T. Schram, Q. Smets, T. K. Agarwal, D. Verreck, S. Brems, A. Phommahaxay, D. Chiappe, S. El Kazzi, C. L. de la Rosa, G. Arutchelvan, D. Cott, J. Ludwig, A. Gaur, S. Sutar, A. Leonhardt, D. Marinov, D. Lin, M. Caymax, I. Asselberghs, G. Pourtois, I. P. Radu, in 2018 IEEE Int. Electron Devices Meeting (IEDM), IEEE, Piscataway, NJ, USA, 2018, https://doi.org/10.1109/ IEDM.2018.8614679.
- [19] Q. Smets, G. Arutchelvan, T. Schram, D. Verreck, B. Groven, D. Cott, Z. Ahmed, Y. Shi, S. Sutar, A. N. Mehta, D. Lin, I. Asselberghs, I. Radu, "Extreme Scaling Enabled by MX<sub>2</sub> Transistors: Variability Challenges (Invited)", in 2021 Silicon Nanoelectronics Workshop (SNW), IEEE, Piscataway, NJ, USA, 2021, pp. 1–2.
- [20] C.-C. Cheng, Y.-Y. Chung, U.-Y. Li, C.-T. Lin, C.-F. Li, J.-H. Chen, T.-Y. Lai, K.-S. Li, J.-M. Shieh, S.-K. Su, H.-L. Chiang, T.-C. Chen, L.-J. Li, H.-S. P. Wong, C.-H. Chien, in *2019 Symp. on VLSI Technology*, IEEE, Piscataway, NJ, USA, **2019**, https://doi.org/10.23919/VLSIT.2019.8776498.
- [21] K.-S. Li, B.-W. Wu, L.-J. Li, M.-Y. Li, C.-C. K. Cheng, C.-L. Hsu, C.-H. Lin, Y.-J. Chen, C.-C. Chen, C.-T. Wu, M.-C. Chen, J.-M. Shieh, W.-K. Yeh, Y.-L. Chueh, F.-L. Yang, C. Hu, in 2016 IEEE Symp. on VLSI Technology, IEEE, Piscataway, NJ, USA, 2016, https://doi. org/10.1109/VLSIT.2016.7573375.
- [22] P.-C. Shen, C. Su, Y. Lin, A.-S. Chou, C.-C. Cheng, J.-H. Park, M.-H. Chiu, A.-Y. Lu, H.-L. Tang, M. M. Tavakoli, G. Pitner, X. Ji, Z. Cai, N. Mao, J. Wang, V. Tung, J. Li, J. Bokor, A. Zettl, C.-I. Wu, T. Palacios, L.-J. Li, J. Kong, *Nature* **2021**, *593*, 211.
- [23] M. Tosun, S. Chuang, H. Fang, A. B. Sachid, M. Hettick, Y. Lin, Y. Zeng, A. Javey, ACS Nano 2014, 8, 4948.
- [24] Q. Smets, T. Schram, D. Verreck, D. Cott, B. Groven, Z. Ahmed, B. Kaczer, J. Mitard, X. Wu, S. Kundu, H. Mertens, D. Radisic, A. Thiam, W. Li, E. Dupuy, Z. Tao, K. Vandersmissen, T. Maurice, D. Lin, P. Morin, I. Asselberghs, I. Radu, in 2021 IEEE Int. Electron Devices Meeting (IEDM), IEEE, Piscataway, NJ, USA, 2021, https:// doi.org/10.1109/IEDM19574.2021.9720517.
- [25] M. Caymax, S. El Kazzi, C. Huyghebaert, in 2019 Int. Conf. on Solid State Devices and Materials, Japan Society of Applied Physics, 2019, https://doi.org/10.7567/SSDM.2019.D-1-03.
- [26] N. B. Shinde, B. D. Ryu, C. H. Hong, B. Francis, S. Chandramohan, S. K. Eswaran, *Appl. Surf. Sci.* **2021**, *568*, 15090.
- [27] B. Groven, D. Claes, A. Nalin Mehta, H. Bender, W. Vandervorst, M. Heyns, M. Caymax, I. Radu, A. Delabie, *J. Chem. Phys.* **2019**, *150*, 104703.
- [28] B. Groven, A. Nalin Mehta, H. Bender, J. Meersschaut, T. Nuytten, P. Verdonck, T. Conard, Q. Smets, T. Schram, B. Schoenaers, A. Stesmans, V. Afanasê Ev, W. Vandervorst, M. Heyns, M. Caymax, I. Radu, A. Delabie, *Chem. Mater.* **2018**, *30*, 7648.
- [29] K. Kang, S. Xie, L. Huang, Y. Han, P. Y. Huang, K. F. Mak, C.-J. Kim, D. Muller, J. Park, *Nature* **2018**, *520*, 656.
- [30] B. Yorulmaz, A. Özden, H. Şar, F. Ay, C. Sevik, N. K. Perkgöz, Mater. Sci. Semicond. Process. 2019, 93, 158.
- [31] Y. Rong, Y. Fan, A. Leen Koh, A. W. Robertson, K. He, S. Wang, H. Tan, R. Sinclair, J. H. Warner, *Nanoscale* **2014**, *6*, 12096.
- [32] A. George, C. Neumann, D. Kaiser, R. Mupparapu, T. Lehnert, U. Hübner, Z. Tang, A. Winter, U. Kaiser, I. Staude, A. Turchanin, *J. Phys. Mater.* **2019**, *2*, 016001.
- [33] B. Shi, D. Zhou, R. Qiu, M. Bahri, X. Kong, H. Zhao, C. Tlili, D. Wang, Appl. Surf. Sci. 2020, 533, 147479.
- [34] F. Lan, R. Yang, S. Hao, B. Zhou, K. Sun, H. Cheng, S. Zhang, L. Li, L. Jin, Appl. Surf. Sci. 2020, 504, 144378.
- [35] A. Patsha, K. Ranganathan, M. Kazes, D. Oron, A. Ismach, Appl. Mater. Today 2022, 26, 101379.
- [36] T. Li, W. Guo, L. Ma, W. Li, Z. Yu, Z. Han, S. Gao, L. Liu, D. Fan, Z. Wang, Y. Yang, W. Lin, Z. Luo, X. Chen, N. Dai, X. Tu, D. Pan, Y. Yao, P. Wang, Y. Nie, J. Wang, Y. Shi, X. Wang, *Nat. Nanotechnol.* 2021, *16*, 1201.
- [37] A. Phommahaxay, K. Kennes, A. Podpod, S. Brems, J. Slabbekoorn, E. Sleeckx, C. Huyghebaert, I. Asselberghs, A. Miller, G. Beyer,

I. P. Radu, E. Beyne, A. Guerrero, L. Prenger, K. Yess, K. Arnold, S. Tussing, W. Spiess, T. Rapps, S. Lutter, in *2019 Int. Wafer Level Packaging Conference (IWLPC)*, IEEE, Piscataway, NJ, USA, **2019**, https://doi.org/10.23919/IWLPC.2019.8914124.

**ADVANCED** 

www.advmat.de

- [38] B. Groven, Y. Tomczak, M. Heyns, I. Radu, A. Delabie, J. Appl. Phys. 2020, 128, 175302.
- [39] K. Sotthewes, R. van Bremen, E. Dollekamp, T. Boulogne, K. Nowakowski, D. Kas, H. J. W. Zandvliet, P. Bampoulis, J. Phys. Chem. C 2019, 123, 5411.
- [40] M. R. Osanloo, M. L. Van De Put, A. Saadat, W. G. Vandenberghe, *Nat. Commun.* 2021, 12, 5051.
- [41] N. P. Kobayashi, C. L. Donley, S.-Y. Wang, R. S. Williams, J. Cryst. Growth 2007, 299, 218.
- [42] T. Nam, S. Seo, H. Kim, J. Vac. Sci. Technol. A 2020, 38, 030803.
- [43] C.-S. Pang, P. Wu, J. Appenzeller, Z. Chen, in 2020 IEEE Int. Electron Devices Meeting (IEDM), IEEE, Piscataway, NJ, USA, 2020, https:// doi.org/10.1109/IEDM13553.2020.9372049.
- [44] Y.-S. Lin, I. Kwak, T.-F. Chung, J.-R. Yang, A. C. Kummel, M.-J. Chen, Appl. Surf. Sci. 2019, 492, 239.
- [45] D. Lin, X. Wu, D. Cott, D. Verreck, B. Groven, S. Sergeant, Q. Smets, S. Sutar, I. Asselberghs, I. Radu, in 2020 IEEE Int. Electron Devices Meeting (IEDM), IEEE, Piscataway, NJ, USA, 2020, https://doi. org/10.1109/IEDM13553.2020.9372055.
- [46] W. Li, J. Zhou, S. Cai, Z. Yu, J. Zhang, N. Fang, T. Li, Y. Wu, T. Chen, X. Xie, H. Ma, K. Yan, N. Dai, X. Wu, H. Zhao, Z. Wang, D. He, L. Pan, Y. Shi, P. Wang, W. Chen, K. Nagashio, X. Duan, X. Wang, *Nat. Electron.* **2019**, *2*, 563.
- [47] J. H. Park, S. Fathipour, I. Kwak, K. Sardashti, C. F. Ahles, S. F. Wolf, M. Edmonds, S. Vishwanath, H. G. Xing, S. K. Fullerton-Shirey, A. Seabaugh, A. C. Kummel, ACS Nano 2016, 10, 6888.
- [48] Y. Y. Illarionov, T. Knobloch, M. Jech, M. Lanza, D. Akinwande, M. I. Vexler, T. Mueller, M. C. Lemme, G. Fiori, F. Schwierz, T. Grasser, *Nat. Commun.* 2020, 11, 3385.
- [49] S. Das, A. Sebastian, E. Pop, C. J. McClellan, A. D. Franklin, T. Grasser, T. Knobloch, Y. Illarionov, A. V. Penumatcha, J. Appenzeller, Z. Chen, W. Zhu, I. Asselberghs, L.-J. Li, U. E. Avci, N. Bhat, T. D. Anthopoulos, R. Singh, *Nat. Electron.* **2021**, *4*, 786.
- [50] S. Chuang, C. Battaglia, A. Azcatl, S. Mcdonnell, J. S. Kang, X. Yin, M. Tosun, R. Kapadia, H. Fang, R. M. Wallace, A. Javey, *Nano Lett.* 2014, 14, 1337.
- [51] C. M. Smyth, L. A. Walsh, P. Bolshakov, M. Catalano, R. Addou, L. Wang, J. Kim, M. J. Kim, C. D. Young, C. L. Hinkle, R. M. Wallace, ACS Appl. Nano Mater. 2018, 2, 75.
- [52] I. Popov, G. Seifert, D. Tomã; Nek, Phys. Rev. Lett. 2012, 108, 156802.
- [53] J. Kang, D. Sarkar, W. Liu, D. Jena, K. Banerjee, 2012 Int. Electron Devices Meeting, 2012, IEEE, Piscataway, NJ, USA, https://doi. org/10.1109/IEDM.2012.6479060.
- [54] W. Liu, D. Sarkar, J. Kang, W. Cao, K. Banerjee, ACS Nano 2015, 9, 7904.
- [55] L. Yang, K. Majumdar, H. Liu, Y. Du, H. Wu, M. Hatzistergos, P. Y. Hung, R. Tieckelmann, W. Tsai, C. Hobbs, P. D. Ye, *Nano Lett.* 2014, 14, 6275.
- [56] C. J. Thomas, J. J. Fonseca, C. D. Spataru, J. T. Robinson, T. Ohta, ACS Nano 2021, 15, 18060.
- [57] G. Arutchelvan, C. J. L. de la Rosa, P. Matagne, S. Sutar, I. Radu, C. Huyghebaert, S. De Gendt, M. Heyns, *Nanoscale* 2017, 9, 10869.
- [58] J. Kang, W. Liu, D. Sarkar, D. Jena, K. Banerjee, Phys. Rev. X 2014, 4, 031005.
- [59] Y. Wang, J. C. Kim, R. J. Wu, J. Martinez, X. Song, J. Yang, F. Zhao, A. Mkhoyan, H. Y. Jeong, M. Chhowalla, *Nature* **2019**, *568*, 70.
- [60] A. B. Sachid, M. Tosun, S. B. Desai, C.-Y. Hsu, D.-H. Lien, S. R. Madhvapathy, Y.-Z. Chen, M. Hettick, J. S. Kang, Y. Zeng, J.-H. He, E. Y. Chang, Y.-L. Chueh, A. Javey, C. Hu, *Adv. Mater.* **2016**, *28*, 2547.
- [61] C.-Y. Huang, G. Dewey, E. Mannebach, A. Phan, P. Morrow, W. Rachmady, I.-C. Tung, N. Thomas, U. Alaan, R. Paul, N. Kabir,





www.advmat.de

- B. Krist, A. Oni, M. Mehta, M. Harper, P. Nguyen, R. Keech, S. Vishwanath, K. L. Cheong, J. S. Kang, A. Lilak, M. Metz, S. Clendenning, B. Turkot, R. Schenker, H. J. Yoo, M. Radosavljevic, J. Kavalieros, in 2020 IEEE Int. Electron Devices Meeting (IEDM), IEEE, Piscataway, NJ, USA, **2020**, https://doi.org/10.1109/ IEDM13553.2020.9372066.
- [62] T. Agarwal, A. Szabo, M. G. Bardon, B. Soree, I. Radu, P. Raghavan, M. Luisier, W. Dehaene, M. Heyns, in 2017 IEEE Int. Electron Devices Meeting (IEDM), IEEE, Piscataway, NJ, USA, 2017, https://doi.org/10.1109/IEDM.2017.8268336.
- [63] M.-L. Chen, X. Sun, H. Liu, H. Wang, Q. Zhu, S. Wang, H. Du, B. Dong, J. Zhang, Y. Sun, S. Qiu, T. Alava, S. Liu, D.-M. Sun, Z. Han, Nat. Commun. 2020, 11, 1205.



**Tom Schram** is the lead integrator in the imec exploratory devices program focusing on fab-based 2D material integration. He received his M.Sc. and Ph.D. degree in chemical engineering from the free university of Brussels (VUB), Brussels, Belgium, in 1994 and 1999, respectively. Afterward, he occupied a Post-Doctoral position on the use of ellipsometry for characterizing metal surface finishing. Since 2001 he has been working for imec as an Integrator. He was active in different Si-based CMOS areas, such as contacts, replacement metal gates, DRAM PERI devices, SiGe, and finFET integration. Since 2017 his main research topic has been 2D material integration.



**Surajit Sutar** received his M.S. and Ph.D. degrees in electrical engineering from the University of Notre Dame, IN, USA, in 2003 and 2009, respectively with a focus on III–V semiconductor-based devices and circuits, followed by a Post-Doctoral stint at CNSE, Albany, USA, working on 2D materials such as graphene. He joined imec in 2014 where he is currently a Researcher with the Exploratory Devices Group. His research interests include solid-state physics, nanoelectronics, device scaling, and beyond Si- and beyond-CMOS electronic devices.



**Iuliana Radu** is with TSMC's Corporate Research where she leads the activities in Exploratory Compute Devices. Prior to joining TSMC, she was Program Director at imec (Belgium) where she founded the Quantum Computing and the Beyond CMOS programs. Her current research interests range from transistors with low-dimensional material channels (transition metal dichalcogenides and carbon nanotubes), to quantum computing. She has co-authored over 200 scientific papers and has given more than 50 invited talks. She is a frequent speaker on quantum computing and exploratory devices for classical computing.



**Inge Asselberghs** is Program Manager for exploratory logic at imec. She received the M.Sc. and Ph.D. degrees in chemistry from the University of Leuven, Leuven, Belgium, in 1998 and 2003, respectively. After a Post-Doctoral Fellowship in nonlinear optics, she joined imec in 2011, specializing in 2D-materials processing, device fabrication, and characterization. Her research interest covers new materials, process set-up, and integration pathfinding from the laboratory scale to fab infrastructure. Recently, she became the division leader of the 2D-experimental pilot line within the EU graphene flagship initiative working on the enablement of 2D-materials-based device fabrication in an industry-relevant environment.