# PIXAPP Photonics Packaging Pilot Line – Development of a Silicon Photonic Optical Transceiver With Pluggable Fiber Connectivity

Ivan-Lazar Bundalo<sup>®</sup>, Padraic E. Morrissey, Andrea Annoni, Roel Baets<sup>®</sup>, Fabrice Blache, Laurens Breyne,

Lee Carrol, Sean Collins, Philipp-Immanuel Dietrich, Leos Halmo, Filipe Jorge<sup>®</sup>, Mikko Karppinen, Mikko Kaunisto, Brian Kelly<sup>®</sup>, Joris Van Kerrebrouck, Christian Koos<sup>®</sup>, Markku Lahti<sup>®</sup>, Joris Lambrecht, Tienforti Marcello, Junsu Su Lee, Jeroen Missinne<sup>®</sup>, Peter Ossieur, Roberto Pessina, Tom Sterken, Geert Van Steenberge<sup>®</sup>, Antonello Vannucci, Alessandro Vannucchi, Rik Verplancke<sup>®</sup>, Pieter Wuytens<sup>®</sup>, Yilin Xu<sup>®</sup>, Martin Zoldak, and Peter O'Brien

(Invited Paper)

Abstract—This paper demonstrates how the PIXAPP Photonics Packaging Pilot Line uses its extensive packaging capabilities across its European partner network to design and assemble a highly integrated silicon photonic-based optical transceiver. The processes used are based on PIXAPP's open access packaging design rules or Assembly Design Kit (ADK). The transceiver was designed to have the Tx and Rx elements integrated on to a single silicon photonic chip, together with flipchip control electronics, hybrid laser and micro-optics. The transceiver used the on-chip micro-optics to enable a pluggable fiber connection, avoiding the need to bond optical fibers directly to the photonic chip. Finally, the packaged transceiver module was tested, showing 56 Gb/s loopback modulation and de-modulation, validating both the transmitter and receiver performance.

*Index Terms*—Electrooptic modulators, chip scale packaging, demodulation, electronic packaging thermal management, electronics packaging, high-speed electronics, high-speed integrated circuits, intensity modulation, modulation, PIC, PIC packaging, photonics, semiconductor device packaging, silicon photonics, telecommunications, communication systems.

#### I. INTRODUCTION

**R** ECENT decades have seen the growth of integrated photonics supported by the ever-growing information communication technology needs, as well as lidar systems, biomedical and other industrial sensing applications. The silicon Photonic Integrated Circuit (PIC) platform was created on the foundation of established CMOS (complementary metal–oxide– semiconductor) fabrication technology for silicon electronics.

Manuscript received January 14, 2022; revised March 7, 2022; accepted March 7, 2022. Date of publication March 15, 2022; date of current version April 14, 2022. This work was supported by the European Union's Horizon 2020 Research and Innovation Program under Agreement 731954, in Public Private Partnership with Photonics 21. Please see the Acknowledgment section of this article for the author affiliations.

Color versions of one or more figures in this article are available at https://doi.org/10.1109/JSTQE.2022.3158891.

Digital Object Identifier 10.1109/JSTQE.2022.3158891

This native compatibility with CMOS technology, together with the ability to build compact, highly integrated photonic subsystems are the main driving forces behind Si-photonics. In recent years, the field has further grown out of the Silicon to include other integrated photonics platforms such as SOI [1], [2], InP [3], Si<sub>3</sub>N<sub>4</sub> [4] and Ge [5]. These more optic-centered platforms allow for a better integration of active elements such as lasers, and are transparent in optical windows that silicon is not.

#### A. PIC Elements and MPWs

A wide array of Si-photonic elements has been demonstrated, and while there continues to be improvements in component performance, the technology has matured to the stage that design kits exist. These are provided as certified "building blocks" in the multi-project wafer (MPW) runs offered by various silicon foundries [6]. These include strip/rib waveguides and crossings, one-dimensional (1D) and twodimensional (2D) grating-couplers (GCs), broadband edgecouplers, multi-mode-interference (MMI) splitters, broadband edge-couplers, integrated lasers, arrayed waveguide gratings (AWG), multiplexers/de-multiplexers, thermally tunable microring resonators, high-speed Ge photodiodes, thermo-optic phase shifters, electro-absorption modulators (EAMs), etc.

Hundreds of the unique PIC designs, together containing thousands of Photonics elements can be laid out in a single wafer. Researchers, graduate students, and Small & Medium Enterprises (SMEs) now routinely design PICs through these Multi-Project Wafer (MPW) runs which enable them to develop new devices and share costs without having to individually invest in expensive dedicated wafer runs. These PICs, a few millimeters wide, can easily contain hundreds of electrical and optical connections on a very small footprint, all of which require interfacing with other elements of the system.

The challenge for integrated photonics is no longer in fabricating photonic chips, but in fabricating photonic devices, i.e.,

This work is licensed under a Creative Commons Attribution 4.0 License. For more information, see https://creativecommons.org/licenses/by/4.0/



Fig. 1. Various packaging technologies available through PIXAPP.

the coupling of light and electrical signals between the 2D PIC and the 3D world outside.

## B. PIC Packaging

Developing an operational PIC and demonstrating its functionality in a laboratory environment requires building a first prototype that allows accessing its inputs and outputs. PICs being tightly integrated devices and at most a few millimeters long - need to be electrically and optically interfaced, which can be done in a variety of ways as shown in Fig. 1. They also need to be placed in a dedicated mechanical housing, that often needs to be thermally cooled. These four domains - electrical, optical, mechanical and thermal - make the core of what is known as photonic packaging. The challenges associated with photonic packaging are often underestimated and remain technically challenging [7]. The optical alignment tolerances can be sub-micron and must be carefully considered to account for the polarization requirements and thermal expansion. Small misalignments can cause large optical losses which necessitates photonics packages to be well made and accounting for all of these issues already at a lab stage [8]–[12].

However, bridging the gap from laboratory to an industrial product commonly brings in significant other issues related to reliability, which reflect in high financial cost of packaging which, at small volumes, can easily amount to about 50% of overall product cost.

A fragmented ecosystem is another reason why PIC packaging is costly. It is difficult for an SME to get a comprehensive and large volume photonic packaging service at a single company. A lack of design rules and standardization leads to SMEs holding multilateral talks with companies doing specific packaging technologies, each with its own set of processes which are not always mutually compatible.

# C. PIXAPP

Technical and economic challenges of Photonic Packaging exist for all device designers, whether they are multinational companies, SMEs, or Researchers. To address those issues, the EU funded PIXAPP (Photonic Integrated Circuit Assembly and Packaging) Pilot Line was established. PIXAPP's goals are to (1) be a single point of contact for PIC Packaging, (2) Offer generic Packaging Solutions for PICs, and (3) Create a credible strategy to future full-scale PIC Manufacturing. The Pilot Line helps SMEs and industrial organizations bridge the so-called "Valley of Death", moving them from Technology Readiness Levels 5 (prototyping) to 9 (manufacturing). Different technological solutions are offered through PIXAPP in what are called building blocks – which are validated and scalable packaging processes.

To prove that multi-party assembly of photonic devices can be achieved at medium volume, to industry timescales, and at accessible cost-points, PIXAPP developed several showcase "demonstrators". These demonstrators were designed to stresstest the packaging and assembly capabilities of the pilot-line before opening the pilot-line to external users.

In this paper, we present the assembly of the Datacommunications (Datacom) Demonstrator that was established within PIXAPP using a variety of different building blocks. The goal of this demonstrator was to show how it is made in PIXAPP's distributed network, taken from design right through to testing.

#### II. THE DATACOM SPECIFICATIONS

The planned Datacom Demonstrator has a 200G transmitter side consisting of four channels each operating at 50Gb/s. The same was chosen for the receiver side, giving the module a total of 8 channels. An On-Off Keying (OOK) modulation format was chosen as it reflects bandwidth performance, a key figure for high-speed electronic packaging. The more advanced modulation formats usually involve more high-speed electronics [13], an added complexity which was not in scope of this packaging demonstration.

The agreed specifications for the PIXAPP Datacom demonstrator were as follows:

- single-chip transceiver
- · SOI PIC platform
- 1310 nm laser integration
- Parallel Single-Mode 4 channel (PSM4) for both Tx and Rx
- Relaxed Fiber-to-PIC tolerance through a pluggable connector
- 50Gbits (OOK) per channel

Furthermore, the packaging of this module was to address some key packaging challenges, and introduce non-standardized novel technologies:

- High degree of 3D integration including 2×EICs; μOptics; Micro Optical Bench (MOB)
- Hybrid laser integration using Micro-Optical Bench (MOB) [14]
- Pluggable Fiber-to-PIC connection using micro-lenses on chip and on a fiber array cable
- High speed lines and interconnects such as LTCC electrical interposer and ribbon bonds
- Design optimized for passive cooling

The Datacom Demonstrator's tasks were divided among different packaging partners to demonstrate how the distributed network could be used. These tasks and its division could

TABLE I DATACOM DEMONSTRATOR TASK DIVISION AMONG PARTNERS – PARTNER ENTITY'S FULL NAME ARE LISTED IN THE APPENDIX, TABLE III

| Partner    |       | Task                                                   |  |  |
|------------|-------|--------------------------------------------------------|--|--|
| System     | TYN   | System design                                          |  |  |
|            | ARG   | System Design, and Electrical interconnects simulation |  |  |
|            | IMEC  | PIC design and fabrication                             |  |  |
|            | ARG   | Mechanical housing design and fabrication              |  |  |
|            | TYN   | Thermal behaviour of laser and EICs                    |  |  |
| Optical    | TYN   | Zemax/Lumerical simulation                             |  |  |
|            | CORD  | MOB assembly and Laser Integration                     |  |  |
|            | EBL   | MOB assembly and 1310nm laser development              |  |  |
|            | ARG   | MOB-to-PIC fixing                                      |  |  |
|            | КІТ   | Pluggable connector design and simulation              |  |  |
|            | IMEC  | Pluggable connector design and simulation              |  |  |
|            | IMEC  | Microlenses on PIC fabrication                         |  |  |
|            | IMEC  | Microlenses on MPO fiber array fabrication             |  |  |
|            | КІТ   | Microlenses on MPO fiber array fabrication             |  |  |
|            | TYN   | MPO receptacle housing fabrication                     |  |  |
|            | ARG   | MPO receptacle to PIC fixing                           |  |  |
| Electrical | VTT   | LTCC design and fabrication                            |  |  |
|            | ARG   | PCB design and fabrication                             |  |  |
|            | ARG   | PCB and LTCC interconnecting                           |  |  |
|            | TYN   | Solder ball Jetting                                    |  |  |
|            | TYN   | Stud bumping                                           |  |  |
|            | ARG   | Flip chip die bonding                                  |  |  |
|            | ARG   | PIC to LTCC interconnects                              |  |  |
| Tests      | III-V | S parameters - Electrical structures testing           |  |  |
|            | IMEC  | Data transmission - Final modules testing              |  |  |
|            |       |                                                        |  |  |

generally be divided to system, optical and electrical packaging, and are shown in the Table I.

#### **III. FLOW OF THE DEMONSTRATOR ASSEMBLY**

Adequate sequencing of packaging tasks is crucial for the success of the overall packaging and assembly. For example, elevated temperature reflows during electrical packaging can damage epoxy bonds during optical assembly. After assessing different options of the assembly, the assembly process was agreed to proceed as shown in the schematic under Fig. 2. For clarity of visualization, simulation building blocks are not shown. The packaging took place over 6 countries through 7 packaging partners, the geographical extent of different assembly strands are shown in Fig. 3.

IMEC designed and fabricated PICs in SOI platform [15], which is shown in the Fig. 4. They implemented the requirements for optical and electrical elements on the PIC (strands 1-3, shown in Fig. 5), and designed sufficient clearances for the tooling used to achieve different packaging steps.



Fig. 2. Flow of Datacom Demonstrator assembly. The assembly was performed in 4 assembly strands: (1) Flip-Chip integration ( $2 \times EICs$ ), (2) Microlenses for pluggable optical connector, (3) Laser Integration (MOB), (4) High speed LTCC, PCB, and interconnects. The KIT-led building block was technically a part of strand 2, but as it did not influence the flow of the integration, it is pictured outside of the strands.

#### A. Strand (1) - EICs

The first strand of the assembly dealt with Flip-Chip die bonding - the Electronic Integrated Circuit (EIC) integration. Each PIC contained 2 EICs, for the transmitter side a Driver for the Mach Zehnder Modulators (MZMs) and for the receiver side a Trans Impedance Amplifier (TIA), both in 4 channel configurations. High speed IMEC developed EICs were chosen due to their small footprint and high-speed performance. For reliable electrical connection between EICs and the PIC, the PIC was solder jetted and EICs were gold stud-bumped and were subsequently coined (flattened to have a similar height). The Driver has 69 and TIA 70 connections, which in total gives 139 bond-pads that were prepared for flip-chip die bonding by stud bump and solder jetting.

The flip-chip process was then performed with a die bonding machine where at the temperature of 245 °C the solder was reflowed, and a conductive contact was established between bondpads on the PIC and on the EICs (see Fig. 6).

#### B. Strand (2) - Microlenses

One of the goals in this demonstrator was to establish a pluggable fiber connection to/from the optical transceiver. The PIC has 8 grating couplers which are emitting light at 10° in the air, and with a Mode Field Diameter (MFD) of 9.2  $\mu$ m at the wavelength of 1310 nm. The same MFD is on SMF28 fiber, a common fiber for telecommunications, which was chosen for coupling the light to the PIC. The connector system was developed by use of precision-fabricated components and



Fig. 3 Assemby sequence process flow through the PIXAPP packaging partners, for 4 different assembly strands shown in Fig. 2.



Fig. 4. Datacom PIC designed and fabricated by Belgian foundry IMEC.

microlenses, that were placed on PIC and on a Multi-fiber Push On (MPO) Fiber Array (FA). The microlenses serve 2 purposes. Firstly, they can collimate diverging beams and couple the light to PIC from a distance. That way they protect the PIC from being damaged under forces due to (un)plugging. Secondly, they can expand the MFDs so that small misalignments created by plugging and unplugging result in a much smaller loss of optical



Fig. 5. Schematic of packaging the first 3 assembly strands on PIC. The (1) deals with EICs, (2) with microlenses, and (3) with the MOB.



Fig. 6. Datacom PIC with solder showing as a white glow deposited on bondpads (left), and side view of die-bonded TIA and MZM Driver (right).

power, and therefore maintain a good quality high-speed optical data link.

Polymer based microlenses were designed by IMEC in Belgium and, through their proprietary technology [16], deposited on a 980  $\mu$ m thick silica glass block. The glass block was then deposited on a PIC, ensuring epoxy extends only within the allowed perimeter on the PIC. On the MPO FA side, KIT in Germany 3D printed polymer lenses on individual fibers of the MPO FA patch cable (see Fig. 7) using two-photon polymerization [17]. These freeform lenses match and couple the light to IMEC's expanded MFD. The flexibility of design and fabrication of these lenses allowed the MPO connector to come perpendicularly to the PIC's surface. This proved to be successful with a working distance of 2 mm. Additional loss per interface (IMEC+KIT microlenses) showed to be about 1.5 dB, with respect to direct Fiber to GC coupling. It is caused mainly by reflection losses at the 2 polymer lens-air interfaces; lens fabrication (shape and positioning) inaccuracies which lead to a mismatch in terms of optimal coupling angles and MFDs; as well as lens aberrations. The lenses expanded MFDs to 30  $\mu$ m at a distance of about 2 mm, as shown in Fig. 8, achieving more than  $3 \times$  the original MFD. A mechanical connector for plugging an MPO FA was made at Tyndall in Ireland with MPO receptacles, components that are used in MTP version of MPO Fiber Array (FA) connectors, that were kindly provided by US Conec.



Fig. 7. Freeform lenses fabricated by two-photon polymerization on the facet of an Multi-fiber Push On (MPO) connector.



Fig. 10. Micro-Optical Bench (MOB) supports a laser, whose output is focused via ball lens and directed at  $10^{\circ}$  angle to couple to the GC, on the surface of the Datacom PIC.



Fig. 8. Datacom Demonstrator PIC with micro-lens block (bottom) and lensed MPO connector (top). Working distance of 2 mm between the two lens surfaces.



Fig. 9. A schematic graph showing the light path between MPO connector's free-form lenses (KIT lenses, left) and PIC's micro-lens block (IMEC microlenses, right), as shown in Fig. 8. Ray model only for illustration purpose, the design was optimized using the Gaussian beam propagation method.

#### C. Strand (3) - MOB

A Micro-Optical Bench (MOB) is a subassembly hosting a laser on a separate, dedicated substrate [14]. It was used as a hybridly integrated source on the PIC. The laser output light is focused by a ball lens, and then enters the prism which reflects it



Fig. 11. Tyndall performed steady state heat dissipation simulation of the PIC, and its top-surface elements, positioned on aluminum submount. TIA and Driver produce significant heat, but due to low thermal conductivity of substrate and epoxy, high power laser on the MOB heats up the most averaging 36 °C, and reaching up to 77 °C in the laser's active region. MOB's height and the amount of low conductivity epoxy holding it significantly impact laser performance. Simulations indicated that no active cooling is necessary.

downwards at a  $10^{\circ}$  angle, through an opening in the substrate. The light is focused and reflected at an angle for optimal coupling to the GCs on the PIC.

The benefit of an MOB is in its very small footprint and in ability to be independently placed on the PIC, to which it has to be bonded. The MOB was designed in Tyndall and was thermally simulated to ensure sufficient heat dissipation that can lower laser's output power (see Fig. 11). It was assembled at Cordon Electronics in Italy as shown in the Fig. 10, with lasers and guidance from Eblana Photonics in Ireland.

Tyndall and Argotech both placed MOBs on PICs using a UV curable glue, as shown in Fig. 12, with former partner developing



Fig. 12. MOB placement 3D design (left), and microscope image (right). Besides sequencing packaging steps in a way that is the least hazardous to other packaging processes, the successful packaging of complex systems requires establishing clearances for the tooling – such as for the MOB placement shown.



Fig. 13. Microscope photo of a fully assembled Datacom PIC. On-PIC elements involve 2 EICs, IMEC's microlens array, and an MOB.

the process and the latter adopting it for production at scale. The complete coupling losses (from laser output – ball lens - prism to GC) were measured with multiple MOBs on test structures to be in the range of 8.9-9.5dB. Higher loss was mainly due to discrepancies between the mode size, shape and angle required by GCs. Placement and gluing process introduced additional loss on the order of 0.5 dB ( $\pm 1\mu$ m).

With the first 3 assembly strands completed, all on-PIC components were integrated, as shown in Fig. 13.

# *D.* Strand (4) – PCB, LTCC and Other Electrical Interconnects

The PIC has a footprint of  $5.1 \text{ mm} \times 5.1 \text{ mm}$ , and with 139 flip-chip electrical connections for the 2 EICs, that required a significant amount of electrical interfacing - much of it high speed. High bandwidth for 50G operation required careful design of the electrical lines leading away from the PIC and to the electrical connectors on the PCB. Connectors chosen are solderless, surface mount SMA connectors by Rosenberger (RPC 1.85). They



Fig. 14. Datacom Demonstrator's housing with several Rosenberger connectors being attached to the PCB, that is connected to the LTCC interposer close to the central opening where the PIC comes in. This PCB-LTCC assembly was assembled together, and the PIC was placed in the centre once assembled PIC (passing through strands 1-3) was ready.

were selected for their high-speed performance and the ability to be easily taken off and reused on multiple test structures and final modules.

The PIC required 75 closely placed bond pads and precisionmade electrical waveguides that would fan out high speed electrical signal with minimal losses. Closely spaced RF bondpads and carefully designed fan-outs were the factors entailing an electrical interposer. VTT in Finland develops interposers in Low Temperature Cofired Ceramic (LTCC) technology [18]. Their laminated multilayer structures of high precision allow 3D guiding of multiple high-frequency electrical lines to be brought close to the PIC (and to fan-out from it) with a reduced pitch spacing, what normally would not be possible with PCB.

Argotech designed and simulated the complete mode propagation in all 8 GSSG lines, from the connector pads on the PCB, through the interposer, and onto the bondpads of the PIC. Their design was translated into LTCC fabrication design for VTT, and a PCB design which was finalized again by Argotech, and subsequently fabricated by an external supplier.

Upon fabrication of both the PCB and LTCC, the two were joined together in mechanical housing, and were electrically interfaced with DC blocking capacitors [19]. Image of that assembly is shown in Fig. 14.

The PIC is then placed on a dedicated submount in-between LTCC interposer, and it's 75 bondpads were wirebonded (DC signal) and ribbon bonded (RF signal) to the interposer, as shown in Fig. 15.

For operation, a pluggable optics had to be placed on top of the PIC, ensuring free space connection to the on-PIC microlenses. A 2.2mm thick top (connector-holding) plate was placed on the mount, just about a millimeter above the PIC. The plate was positioned and secured, with central opening in it being over



Fig. 15. Datacom test PIC (centre) used for verifying DC wire- and RF ribbonbonding to the LTCC (around). This PIC is without on-PIC elements, and was used to test the electrical integration processes, as well as to asses the electrical line's signal losses.



Fig. 16. Left - KIT-made microlenses on an MPO FA patch-cord slotted in, and visible through the MTP/MPO receptacle from US Conec. Right – Tyndall made connector parts used in Datacom Demonstrator with top plate (1) on top of which goes MPO connector (2 and 3) that contains MTP/MPO receptacle and holder (2a and 3a).

the PIC's microlens. The Tyndall-made connector using US Conec components, shown in the Fig. 16, and with the MPO FA containing microlenses already plugged into it, was placed on the top plate, and subsequently fixed with an epoxy (see cross sectional view in Fig. 17). The complete module is shown in the Fig. 18.

# IV. TESTING

The testing of Datacom Demonstrator took place at IMEC in Belgium. The results presented here are from a version of the demonstrator that had IMEC lenses both on PIC and on MPO connector, instead of KIT 3D printed ones. This change was made to ensure longer working distance between FA and PIC, mitigating the risk of a connector touching the PIC.

Firstly, the optical power emitted by the module's laser was evaluated. The laser was saturating between 80 mA and 100 mA, and the optical spectrum of the laser was measured



Fig. 17. Scheme of the Datacom Demonstrator. Rosenberger RPC 1.85 connectors on the PCB are shown at the extreme left and right, from which electrical lines are going over PCB and LTCC to reach the PIC, a cross sectional view of the top (connector-holding) plate with the connector.



Fig. 18. Fully assembled Datacom Demonstrator.



Fig. 19. Datacom Module with RF cables connected to the transmitter side only, and the MPO FA with microlenses being plugged in the centre.

showing peaks at 1308.2 nm and 1310.2 nm respectively. That was a longer wavelength than what was found optimal for the modulator itself, which was 1289 nm. With the Mach-Zehnder Modulator biased both for heater and electrodes at maximum transmission point, and at a laser bias current of 80mA, the light emitted was between -12.1 dBm and -13.2 dBm.

With module connected as shown in the Fig. 19 and the setup as shown in schematic Fig. 20, the high-speed time-domain



Fig. 20. Measurement setup for high-speed time-domain tests of the transmitters.



Fig. 21. 28Gb/s transmitter eye diagram (left) and 56Gb/s eye diagram (right).

TABLE II TRANSMITTER LOSSES

| Component                             | Loss [dB] |
|---------------------------------------|-----------|
| Micro optical bench                   | 2.0       |
| Input grating coupler                 | 2.6       |
| Waveguide routing from GC to splitter | 1.7       |
| Splitter loss                         | 6.10      |
| Modulator loss at quadrature point    | 7.30      |
| Waveguide routing from MZM to GC      | 0.67      |
| Output grating coupler                | 2.57      |
| TOTAL                                 | 22.94     |

transmission test was conducted and the eye diagrams showed good performance for both 28Gb/s and 56Gb/s. Resulting open eye diagrams are presented in the Fig. 21. The corresponding transmitter losses are shown in Table II. The average insertion loss value of the full electrical transmission line, excluding the PIC, for 42 GHz (~56Gb/s) was about 3 dB, which was close to the value of 2.5 dB obtained from RF simulation. When PIC line is considered, the loss value increased for 2 dB to a total of about 5 dB, which nearly doubled the insertion loss of the full electrical line. Variations in linewidths, effects of ground pattern and matching circuits at the end of LTCC lines make LTCC-only measurements less reliable at high frequencies. However, longer than desired PIC lines also caused significant increase in losses. Therefore this 2 dB increase in losses reflects combined PIC and LTCC line performance. Typical LTCC microstrip line losses have been 0.29 dB/cm at 10 GHz, and PCB line was measured to be about 1 dB at 42 GHz.

TABLE III Abbreviations and Full Names of PIXAPP Partners Involved in Datacom Demonstrator Work

| Abbreviations    | Full name                                         | Country        |
|------------------|---------------------------------------------------|----------------|
| TYNDALL, TYN     | Tyndall National Institute                        | Ireland        |
| ARGOTECH, ARG    | Argotech A.S.                                     | Czech Republic |
| IMEC             | IMEC - Interuniversity<br>Microelectronics Centre | Belgium        |
| CORDON, CORD     | Cordon Electronics Italia                         | Italy          |
| EBLANA, EBL      | Eblana Photonics Ltd.                             | Ireland        |
| KIT              | Karlsruhe Institut of<br>Technology               | Germany        |
| VTT              | VTT Technical Research<br>Centre of Finland Ltd   | Finland        |
| III-V Lab, III-V | III-V Lab                                         | France         |



Fig. 22. Measurement setup for high-speed time-domain measurements of the transmitter's (Tx) modulation and receivers's (Rx) demodulation simultaneously.



Fig. 23. 28Gb/s loopback (transmitter + receiver) eye diagram (left), and 56Gb/s eye diagram (right).

The final test on the Demonstrator involved connecting the transmitter part of the PIC to the receiver one, as presented in the Fig. 22. The back-to-back measurement, involving modulation and de-modulation, was shown to be successful.

As shown in Fig. 23, at 28Gb/s open eyes can still be clearly observed, however, at 56Gb/s the signal-to-noise ratio is reduced due to the non-optimum laser wavelength with respect to the central wavelength of the modulator.

### V. CONCLUSION

In this paper we presented how the Pilot Line enables complex assemblies to be made with building blocks - packaging technologies that are scalable and suitable for volume manufacturing. The use of these building block processes was showcased by the development of a truly one-chip optical transceiver package, which was assembled using inputs from across the PIXAPP supply chain. The demonstrator covered the key PIC packaging processes from the PIC design phase, to optical, electrical, thermal and to the mechanical packaging – successfully integrating different technologies together into a functional module.

Results showed successful 56Gb/s per channel, OOK highspeed data modulation and de-modulation - resulting from carefully designed and packaged electrical and optical lines. PIXAPP is an important step forward in linking the fragmented value chain, greatly enhancing industrial competitiveness, and Europe's leading position in advanced photonics technology. The Datacom Demonstrator showed successful distributed packaging through PIXAPP - it validates how Pilot Line's building blocks and interdisciplinary coherent technology chain unite multiple European companies and Research Centers.

#### ACKNOWLEDGMENT

The authors would like to thank Darrell Childers and US Conec for helping us and providing MTP/MPO receptacle components.

#### Authors' Affiliations

Ivan-Lazar Bundalo was with the Photonics Packaging and Integration Group at Tyndall National Institute, T12 R5CP Cork, Ireland. He is now with CSEM S.E., 6055 Alpnach, Switzerland (e-mail: ilbundalo@gmail.com).

Padraic E. Morrissey, Sean Collins, Junsu Su Lee, and Peter O'Brien are with the Photonics Packaging and Integration group at Tyndall National Institute, T12 R5CP Cork, Ireland (e-mail: padraic.morrissey@tyndall.ie; sean.collins@tyndall.ie; junsu.lee@tyndall.ie; peter.obrien@tyndall.ie).

Andrea Annoni was with the Cordon Electronics Italy, 20864 Agrate Brianza, Italy. He is now with STMicroelectronics s.r.l., 20864 Agrate Brianza, Italy (e-mail: andrea.annoni@st.com).

Roel Baets, Laurens Breyne, Joris Van Kerrebrouck, Joris Lambrecht, Jeroen Missinne, Peter Ossieur, Geert Van Steenberge, and Rik Verplancke are with the imec/Ghent University, B-9052 Ghent, Belgium (e-mail: roel.baets@ugent.be; laurens.breyne@imec.be; joris.vankerrebrouck@ imec.be; joris.lambrecht@imec.be; jeroen.missinne@ugent.be; peter.ossieur@ugent.be; geert.vansteenberge@ugent.be; rik.verplancke@ugent.be).

Pieter Wuytens was with the imec / Ghent University. He is now with Ligentec SA, Chem. de la Dent d'Oche 1B, 1024 Ecublens, Switzerland (e-mail: pieter.wuytens@imec.be).

Fabrice Blache and Filipe Jorge are with the III-V labs, Campus de Polytechnique 1, avenue Augustin Fresnel, F-91767 Palaiseau, France (e-mail: fabrice.blache@3-5lab.fr; filipe.jorge@3-5lab.fr).

Lee Carrol was with the Photonics Packaging and Integration Group at Tyndall National Institute, T12 R5CP Cork, Ireland. He is now with Sustainable Energy Authority Ireland, St Kevin's, Dublin 2, Ireland (e-mail: ee.carroll@seai.ie).

Philipp-Immanuel Dietrich was with KIT, 76131 Karlsruhe, Germany. He is now with Vanguard Photonics GmbH, 76185 Karlsruhe, Germany (e-mail: philipp.dietrich@vanguard-photonics.com).

Leos Halmo and Martin Zoldak are with Argotech a.s., 547 01 Náchod, Czech Republic (e-mail: leos.halmo@argotech.cz; martin.zoldak@ argotech.cz).

Mikko Karppinen, Mikko Kaunisto, and Markku Lahti are with VTT, 90570 Oulu, Finland (e-mail: mikko.karppinen@vtt.fi; mikko.kaunisto@vtt.fi; markku.lahti@vtt.fi).

Brian Kelly is with the Eblana Photonics, West Pier Business Campus, A96 A621 Dublin, Ireland (e-mail: brian.kelly@eblanaphotonics.com).

Christian Koos and Yilin Xu are with the Karlsruhe Institute of Technology (KIT), Institute of Photonics and Quantum Electronics, 76131 Karlsruhe, Germany (e-mail: christian.koos@kit.edu; yilin.xu@kit.edu).

Tienforti Marcello was with the Cordon Electronics Italy, 20864 Agrate Brianza, Italy. He is now with Metallux SA, 6850 Mendrisio, Switzerland (e-mail: m.tienforti@metallux.ch).

Roberto Pessina and Alessandro Vannucchi are with the Cordon Electronics Italy, 20864 Agrate Brianza, Italy (e-mail: roberto.pessina@cordongroup.it; alessandro.vannucchi@cordongroup.it).

Tom Sterken was with the imec/Ghent University, B-9052 Ghent, Belgium. He is now with VLAIO, Hoofdzetel - Ellipsgebouw, 1030 Brussel, Belgium (e-mail: tom.sterken.ugent@gmail.com).

Antonello Vannucci was with Cordon Electronics Italy, 20864 Agrate Brianza, Italy. He is now with Evoelectronics s.r.l, 00040 Pomezia, Italy (e-mail: antonello.vannucci@gmail.com).

#### REFERENCES

- P. Dong, Y. K. Chen, G. H. Duan, and D. T. Neilson, "Silicon photonic devices and integrated circuits," *Nanophotonics*, vol. 3, no. 4/5, pp. 215–228, Aug. 2014, doi: 10.1515/nanoph-2013-0023.
- [2] T. Komljenovic *et al.*, "Heterogeneous silicon photonic integrated circuits," *J. Lightw. Technol.*, vol. 34, no. 1, pp. 20–35, Jan. 2016, doi: 10.1109/JLT.2015.2465382.
- [3] M. Smit, K. Williams, and J. Van Der Tol, "Past, present, and future of INP-based photonic integration," *APL Photon.*, vol. 4, no. 5, May 2019, Art. no. 050901, doi: 10.1063/1.5087862.
- [4] T. Sharma *et al.*, "Review of recent progress on silicon nitride-based photonic integrated circuits," *IEEE Access*, vol. 8, pp. 195436–195446, 2020, doi: 10.1109/ACCESS.2020.3032186.
- [5] D. Marris-Morini *et al.*, "Germanium-based integrated photonics from near- to mid-infrared applications," *Nanophotonics*, vol. 7, no. 11, pp. 1781–1793, Nov. 2018, doi: 10.1515/nanoph-2018-0113.
- [6] S. Y. Siew *et al.*, "Review of silicon photonics technology and platform development," *J. Lightw. Technol.*, vol. 39, no. 13, pp. 4374–4389, Jul. 2021, doi: 10.1109/JLT.2021.3066203.
- [7] P. O'Brien, L. Carrol, C. Eason, and J. S. Lee, "Packaging of silicon photonic devices," *Topics Appl. Phys.*, vol. 122, pp. 217–236, 2016.
- [8] L. Carroll *et al.*, "Photonic packaging: Transforming silicon photonic integrated circuits into photonic devices," *Appl. Sci.*, vol. 6, no. 12, 2016, Art. no. 426, doi: 10.3390/app6120426.
- [9] J. S. Lee *et al.*, "Meeting the electrical, optical, and thermal design challenges of photonic-packaging," *IEEE J. Sel. Top. Quantum Electron.*, vol. 22, no. 6, pp. 409–417, Nov. 2016, doi: 10.1109/JSTQE.2016.2543150.
- [10] C. Li *et al.*, "Silicon photonics packaging with lateral fiber coupling to apodized grating coupler embedded circuit," *Opt. Exp.*, vol. 22, no. 20, Oct. 2014, Art. no. 24235, doi: 10.1364/oe.22.024235.
- [11] N. Pavarelli et al., "Optical and electronic packaging processes for silicon photonic systems," J. Lightw. Technol., vol. 33, no. 5, pp. 991–997, Mar. 2015, doi: 10.1109/JLT.2015.2390675.
- [12] B. Snyder and P. O'Brien, "Packaging process for grating-coupled silicon photonic waveguides using angle-polished fibers," *IEEE Trans. Compon., Packag. Manuf. Technol.*, vol. 3, no. 6, pp. 954–959, Jun. 2013, doi: 10.1109/TCPMT.2012.2237052.
- [13] X. Liu, "Challenges and opportunities in future high-capacity optical transmission systems," in *Optically Amplified WDM Networks*, Amsterdam, Netherlands: Elsevier, 2011, doi: 10.1016/B978-0-12-374965-9.10003-2.
- [14] M. Duperron *et al.*, "Hybrid integration of laser source on silicon photonic integrated circuit for low-cost interferometry medical device," *Proc. SPIE*, vol. 10109, Feb. 2017, Art. no. 1010915, doi: 10.1117/12.2250921.
- [15] "Europractice Si-photonics iSiPP50G," Aug. 2021. [Online]. Available: https://europractice-ic.com/wp-content/uploads/2020/02/imec-Photonics-EUROPRACTICE-v1-2020-02-10.pdf
- [16] N. Mangal, B. Snyder, J. Van Campenhout, G. Van Steenberge, and J. Missinne, "Expanded-Beam backside coupling interface for alignmenttolerant packaging of silicon photonics," *IEEE J. Sel. Top. Quantum Electron.*, vol. 26, no. 2, Mar./Apr. 2020, Art. no. 8300807, doi: 10.1109/JSTQE.2019.2934161.
- [17] P. I. Dietrich *et al.*, "In situ 3D nanoprinting of free-form coupling elements for hybrid photonic integration," *Nature Photon.*, vol. 12, no. 4, pp. 241–247, Mar. 2018, doi: 10.1038/s41566-018-0133-4.
- [18] M. Lahti et al., "Review of LTCC technology for millimeter waves and photonics," Int. J. Electron. Telecommun., vol. 66, no. 2, pp. 361–367, 2020, doi: 10.24425/ijet.2020.131886.
- [19] M. Zoldak, L. Halmo, J. P. Turkiewicz, S. Schumann, and R. Henker, "Packaging of ultra-high speed optical fiber data interconnects," *Opt. Fibers Appl.*, vol. 10325, Feb. 2017, Art. no. 103250R, doi: 10.1117/12.2271032.

**Ivan-Lazar Bundalo** received the Ph.D. degree from the Technical University of Denmark, Kongens Lyngby, Denmark, working on plastic fiberoptic sensors for strain, humidity, and temperature sensing. He worked four years with Tyndall National Institute, Ireland, on photonic packaging technologies, and on establishing PIXAPP Pilot Line, where he led the development of the Datacom Demonstrator. He is currently a Senior R&D Engineer with CSEM, Switzerland, developing photonic packaging solutions.

**Padraic E. Morrissey** received the Ph.D. degree from University College Cork, Cork, Ireland. His research with University College Cork, focuses on the development of photonic integrated circuits for optical phase locking. He is currently the Technology Manager of the PIXAPP Pilot Line and a Staff Researcher with Photonic Packaging Group, Tyndall National Institute.

Andrea Annoni received the Ph.D. degree in information technology in 2016 from Politecnico di Milano, Milan, Italy, working on integrated photonics with Photonic Devices Group. He worked for five years on photonic packaging for European research projects and Industrial projects. He is currently Assembly Technology Device Senior Engineer with STMicroelectronics.

**Roel Baets** is currently a Full Professor with Ghent University, Ghent, Belgium, and is also associated with imec. He is the Chair of Photonics Research Group. His research has a focus on silicon photonics, more specifically on sensing and medical applications of this field. He is also the Chair of the European Silicon Photonics Alliance ePIXfab.

Fabrice Blache received the Ph.D. degree in electronics from the University of Limoges, Limoges, France, in 1995. In 1997, he joined the Alcatel Research Center. He is currently a Research Engineer with III-V Lab, in Marcoussis, France, a joint Laboratory of Nokia Bell Labs, Thales Research and Technology and CEA-Leti. He is currently an In charge of design opto-electronic modules.

**Laurens Breyne** received the Ph.D. degree from Ghent University, Ghent, Belgium, in 2021. He is currently a University Researcher with imec-UGent. His work focuses on the design of high-speed SiGe BiCMOS circuits and silicon photonic Mach-Zehnder modulators.

Lee Carroll received the Ph.D. degree in physics from Trinity College Dublin, Dublin, Ireland, and postdoc'ed in Switzerland and Italy, before taking-up the role of the Research Manager with Photonic Packaging Group, Tyndall National Institute, Cork, Ireland, and then the role of the Research Manager with PIXAPP the European pilot line for photonic packaging.

**Sean Collins** received the bachelor's degree in biomedical engineering from the University of Limerick, Limerick, Ireland, in 2009. He is currently a Research Engineer with Photonics Packaging Group, Tyndall National Institute, Cork, Ireland, specializing in the mechanical design and assembly of photonic packaging solutions.

**Philipp-Immanuel Dietrich** is currently a Co-Founder of Vanguard Photonics GmbH, a company offering 3D printing of micro-optics as a Service. Within Pixapp, he managed the development of 3D-printed freeform lenses and photonic wirebonds for photonic integration.

**Leos Halmo** received the master's degree from Czech Technical University, Prague. He has long-term fibre optics experience from industry. He is currently a Senior R&D Engineer with Argotech, Czech Republic, focusing on photonics packaging. **Filipe Jorge** received the Ph.D. degree in electronics from the Institut d'Electronique et de Microélectronique du Nord (IEMN), Villeneuve-d'Ascq, France, in 1999. In 2000, he joined the Alcatel Research Center. He is currently a Senior R&D Engineer with the III-V Lab, Palaiseau, France, (a joint laboratory of Nokia Bell Labs, Thales R&T and CEA-LETI) with a main expertise in high speed measurements and packaging.

**Mikko Karppinen** received the M.Sc. degree in engineering physics from Aalto University, Espoo, Finland, and the D.Sc. degree in optoelectronics from the University of Oulu, Oulu, Finland. Since 1998, he has been working on photonics devices integration, fabrication and packing with the VTT Technical Research Centre of Finland. He is currently leading the team on Photonics and RF Integration.

**Mikko Kaunisto** is currently a Research Scientist with the VTT Technical Research Centre of Finland Ltd.

**Brian Kelly** is currently an Engineering Manager with Eblana Photonics Ltd., Dublin, Ireland. He received the Ph.D. degree from Trinity College Dublin, Dublin, Ireland, on optoelectronic modulator arrays. He worked for more than four years as an Engineer with Mitsubishi Chemical Company, Japan, developing high reliability pump laser diodes. He has been with Eblana since its inception in 2001 and works on laser diode related processing, device test and analysis and package R&D.

**Joris Van Kerrebrouck** received the Ph.D. degree from Ghent University, Ghent, Belgium. He is currently a Researcher with Ghent University. His research interests include optical communication systems for datacentres and for next-generation mobile backhaul interconnects.

**Christian Koos** received the Ph.D. (Dr.-Ing.) degree in electrical engineering from the University of Karlsruhe, Karlsruhe, Germany, in 2007. He is currently a Full Professor with the Karlsruhe Institute of Technology and the Co-Founder of Vanguard Photonics GmbH, Vanguard Automation GmbH, SilOriX GmbH, and Deeplight SA. From 2008 to 2010, he was affiliated with the Corporate Research and Technology Department of Carl Zeiss AG, where he led the technology forecast in the area of nanotechnology. His research interests include silicon photonics and hybrid integration concepts along with the associated applications in high-speed communications, optical sensing and metrology, and ultra-fast photonic-electronic signal processing.

**Markku Lahti** received the Ph.D. degree from the University of Oulu, Oulu, Finland, in 2008. He was with the VTT Technical Research Centre of Finland for 21 years. He is currently a Senior Scientist. His main research interests include the manufacturing of ceramic packages and integration of photonic and electronic components.

**Joris Lambrecht** received the Ph.D. degree in electrical engineering from Ghent University, Ghent, Belgium, working on high-speed transimpedance amplifiers. He is currently a Senior Researcher Engineer with IDLab Design, imec-UGent, on IC designs for high-speed (optical) transceivers.

**Tienforti Marcello** has mechanical studies. He worked for several years as a Process And Packaging Engineer with the R&D Department of few companies, focused on development and production of electronic or optoelectronic devices. He is currently a Product Engineer with Metallux SA in Switzerland.

Junsu Su Lee received the Ph.D. degree in microsystems from Imperial College London, London, U.K., in 2006. After Ph.D., he was with Amkor Technology Korea as a Senior Researcher to develop electronics packaging. Then, he was a Principal Researcher with Samsung Electronics for leading a medical X-ray detector development project. Also he developed MEMS packaging as a Scientist II with the Institute of Microelectronics, Singapore. Since 2013, he has been a Senior Researcher with Photonics Packaging Group, Tyndall National Institute. His research interests include flip-chip bonding and optical coupling for optoelectronic devices in Si-photonics. **Jeroen Missinne** received the Ph.D. degree from Ghent University, Ghent, Belgium, in 2011. He is currently an Associate Professor and employed with the Center for Microsystem Technology, imec-Affiliated Research Lab, Ghent University. His research interests include photonics packaging, optical sensors, laser technology, and flexible photonics.

**Peter Ossieur** received the M.Sc. Engineering degree in applied electronics and the Ph.D. degree in electrical engineering from Ghent University, Ghent, Belgium, in 2000 and 2005, respectively. After a Postdoctoral Fellowship with Ghent University, he was with Tyndall National Institute from 2009 to 2017 as a Staff Senior Researcher, in 2017, he joined imec and Ghent University as a Senior Researcher, becoming a part-time Associate Professor in 2021. His research interests include high-speed electronic and photonic integrated circuit design.

**Roberto Pessina** has been with Cordon Electronics Italia since 2017. He has strong technical background in development of optical packages and automatic test equipment for optical and microelectronic products. Within PIXAPP, he took in charge of the development of MOBs assembly process.

**Tom Sterken** received the Ph.D. degree from K.U.Leuven, Leuven, Belgium, working on MEMS for energy harvesting. Then, he worked for 12 years with UGent (CMST) and Imec in Gent, Belgium on process development for advanced packaging of ultra-thin CMOS chips and photonic microsystems. He is currently an Innovation Advisor with the Flemish Agency for Innovation and Entrepreneurship.

**Geert Van Steenberge** is currently a Professor with Ghent University, Ghent, Belgium. He is employed with Centre for Microsystems Technology (CMST), imec and Ghent University, 9052 Zwijnaarde, Belgium. Within his team advanced optical integration and packaging technologies are being developed, for application in optical sensing and communication.

Antonello Vannucci received the M.S. degree in physics from the University of Rome, Rome, Italy. He has more than 30 year working experience in engineering and product development of Integrated Photonics components and modules. He is currently a Photonic and Microwave Photonics Expert with Evoelectronics in Italy. He is the author of more than 50 publications in journals and conference proceedings and holds four international patents.

Alessandro Vannucchi received the M.Sc. degree from the Polytechnic Institute of Milan, Milan, Italy with a thesis on magneto-optical measurements on thin ferromagnetic films. He worked for three years in the U.S. on Microwave Data links, as a Modem Designer and then as a System Engineer. Then, he spent more than 20 years with for multinational companies in the telecom market. He is currently a Director of Engineering with Cordon Electronis.

**Rik Verplancke** received the academic degree of Doctor of Electrical Engineering from Ghent University, Ghent, Belgium, in 2013, working on the integration of microelectronics and microfluidics on stretchable substrates. Since then, he has been a Postdoctoral Researcher with the Centre for Microsystems Technology. His research interests include the development of new mainly thin-film based technologies for hybrid and mechanically deformable electronic systems.

**Pieter Wuytens** received the Ph.D. degree in photonics engineering and cell & gene biotechnology from Ghent University Ghent, Belgium, in 2017. Afterwards, he spent four years with imec, first as a Photonic Integration Engineer on the EU-funded PIXAPP project, and later as a R&D Innovation Manager, and subsequently the Chief of Staff with the Division of Semiconductor Technology and Systems, imec. He is currently the Director of business development with Ligentec SA, a Swiss-based manufacturing company of silicon nitride photonic IC's.

Yilin Xu is currently working toward the Ph.D. degree with the Karlsruhe Institute of Technology, Karlsruhe, Germany. Since 2017, he has been working on multi-photon lithography and photonic packaging solutions based on 3D-printed microlenses and dielectric waveguides.

**Martin Zoldak** received the M.Sc. degree from Czech Technical University, Prague, Czechia, focusing on electronics and artificial intelligence. Since 2004, he has been involved with photonics packaging industry. He is currently a CTO with Argotech, Czech Republic, leading R&D photonics packaging Group.

Peter O'Brien received the degree from Trinity College Dublin, Dublin, Ireland, and the Ph.D. degree in physics from University College Cork, Cork, Ireland. He is currently the Director of European Photonics Packaging Pilot Line, leads the new European Photonics Academy and the Head of the Photonics Packaging & Integration Group, Tyndall Institute, University College Cork. He founded and was the CEO of a start-up company manufacturing specialty photonic systems for bio-imaging applications, which he sold in 2009. Prior to this, he was a Postdoctoral Scholar with the California Institute of Technology, Pasadena, CA, USA, and a Research Scientist with Jet Propulsion Laboratory, NASA.