# A 134 dB Dynamic Range Noise Shaping Slope Light-to-Digital Converter for Wearable Chest PPG Applications

Qiuyang Lin, Member, IEEE, Shuang Song, Member, IEEE, Roland Van Wegberg, Member, IEEE, Wim Sijbers, Dwaipayan Biswas, Mario Konijnenburg, Member, IEEE, Chris Van Hoof, Member, IEEE, Filip Tavernier, Senior Member, IEEE, Nick Van Helleputte, Member, IEEE

Abstract— This paper presents a low power, high dynamic range (DR), light-to-digital converter (LDC) for wearable chest photoplethysmogram (PPG) applications. The proposed LDC utilizes a novel  $2^{nd}$ -order noise-shaping slope architecture, directly converting the photocurrent to a digital code. This LDC applies a high-resolution dual-slope quantizer for data conversion. An auxiliary noise shaping loop is used to shape the residual quantization noise. Moreover, a DC compensation loop is implemented to cancel the PPG signal's DC component, thus further boosting the DR. The prototype is fabricated with 0.18 µm standard CMOS and characterized experimentally. The LDC consumes  $28\mu$ W per readout channel while achieving a maximum 134 dB DR. The LDC is also validated with on-body chest PPG measurement.

*Index Terms*— Photoplethysmogram (PPG), chest PPG, lightto-digital converter (LDC), dynamic range (DR), ambient light cancellation, dual-slope, noise shaping (NS).

# I. INTRODUCTION

PTICAL photoplethysmogram (PPG) has attracted considerable consumer interest over the past decade [1][2]. Wearable devices develop very fast for health and fitness applications. People are no longer only focused on simple fitness tracking measurements such as the number of steps taken in a day. PPG-enabled wearables could monitor additional health-related parameters such as HR, HRV, blood pressure level, glucose level, and oxygen saturation (SpO<sub>2</sub>) [3]-[5]. Various consumer electronics companies have developed and integrated PPG monitoring in smartwatches or wristbands for the consumer/fitness market (Fig. 1 (a)(b)). PPG is a diffuse optical imaging method. LED-induced light scatters inside the tissue (Fig. 1 (c)), and a small fraction of this light eventually reaches photon detectors (reflective mode) [6]. During this process, the chromophores such as oxygen hemoglobin (Hb) and de-oxygen hemoglobin (HbO<sub>2</sub>), which vary with metabolic activity, can absorb a small portion of light. Thus, the received light contains a pulsatile component. Such an AC component

S. Song was with imec, Heverlee 3001, Belgium, now with Zhejiang University, Hangzhou, China (Shuang.song@imec.be).



Fig. 1 (a) Reflective mode PPG on finger (b) Apple smartwatch, green PPG (c) Reflect PPG on the skin tissue (d) A typical PPG waveform.

represents microvascular blood volume change within each heartbeat [7]. This AC component is superimposed on a large DC component related to static tissue like bones or muscle tissue. Next to these physiological signals, the detector also receives ambient light interference (Fig.1 (d)). Moreover, motion artifacts can degrade the signal quality further [8][9]. A PPG signal obtained by single green or red light can detect heart rate by measuring the blood volume changes, while a two-channel PPG setup using different wavelengths can measure SpO<sub>2</sub> [10]-[15].

Besides the more conventional measuring locations such as the finger and the wrist, many studies have been conducted on obtaining additional parameters from PPG from other locations on the body [16]-[18], such as the chest. Conventionally,  $SpO_2$ is measured with a dedicated finger clip in a clinical environment. Chest-based patches are an interesting form factor for accurate vital signs recording. Such patches usually contain electrophysiology circuitry to record ECG and potentially derive respiration from tissue impedance recording. These

W. Sijbers and N. Van Helleputte are with imec, Heverlee 3001, Belgium (Nick.Vanhelleputte@imec.be).

R. Van Wegberg and M. Konijnenburg are with the Holst Centre/imec, Eindhoven 5656AE, the Netherlands.

F. Tavernier is with the Katholieke Universiteit Leuven, Department ESAT-MICAS, Heverlee 3001, Belgium (Filip.Tavernier@kuleuven.be).

© 2021 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. Final version DOI: 10.1109/TBCAS.2021.3130470

Manuscript received XX, XX; revised XX and XX; accepted XX. (Corresponding author: Shuang Song.)

Q. Lin and C. Van Hoof are with the imec, and the Katholieke Universiteit Leuven, Department ESAT-MICAS, Heverlee 3001, Belgium (Qiuyang.Lin@imec.be).

patches can provide HR, HRV, arrhythmia detection, and respiration rate information. Adding PPG could benefit many clinical settings, including critical and neonatal care, sleep assessment, and during anaesthesia [19][20]. Next to critical care, such chest patches enable long-term monitoring of respiratory diseases, especially in the patient with (chronic) pulmonary diseases such as SARS, MERS, COVID-19, or lung cancers and chronic obstructive pulmonary diseases. People who suffer from these diseases show a SpO<sub>2</sub> level consistently lower than 90% and fast respiration rate [21].

Unfortunately, obtaining reliable PPG recording from the chest is quite challenging [17]. Compared to the finger, the chest can be covered by thick muscle tissue, which results in a perfusion index (PI), defined as the ratio between the AC and DC components of chest PPG, of lower than 0.1 % typically. In contrast, the typical PI at the finger can range from 1% to 4% [22] since the sensor is placed closer to the distal and ulnar arteries. To record reliable HR, a common design target is to achieve at least 25 dB of SNR on AC pulsatile recording [23]. The design target goes up to >39 dB in SpO<sub>2</sub> monitoring [22]. However, these numbers do not include the margin required to cope with motion and respiration-related artifacts and variability in adherence, skin tones, and skin-sensor pressure [24]. So, it is good to leave another 20 dB margin for these nonidealities. Considering all these effects, the required DR is >120 dB for chest PPG recording [25]. Meanwhile, it is also essential to minimize the power consumption [26]-[27] to extend the wearables' battery life, making long-term monitoring a reality.

Meeting these stringent requirements for chest PPG monitoring calls for circuit innovation. Conventionally, a TIAbased architecture (Fig. 2(a)) is used to convert the PPG current into a voltage [28][29]. Followed by an ADC, the light current is converted into a digital code. However, to reach the resolution target, a 20-bit ADC is required [31][32]. Furthermore, the folded TIA noise caused by the pulsed LED is an obstacle [33]. To avoid such high-resolution ADC's, the large DC-component can be compensated before the analog to digital conversion [23][34]. The work illustrated in [35] demonstrated a digital-controlled TIA to control the transimpedance gain and suppress the DC components, achieving a DR of 130 dB while consuming 72  $\mu$ W in the analog front-end (AFE).

However, the TIA-based architectures tend to be less power efficient compared to integrator-based PPG readouts [36][37]. The integrator can serve a double purpose as part of data conversion, leading to a simpler architecture with fewer building blocks and better noise efficiency. This concept is exploited in the direct light-to-digital converter (LDC) (Fig. 2(b)). An imager-based LDC was proposed in [38], where the



Fig. 2 (a) Conventional TIA based PPG readout (b) LDC based PPG readout.

photocurrent is integrated onto the PD's parasitic capacitance. Followed by a comparator, the PPG signal is converted into a data stream with a power consumption of less than 25 µW. A similar imager-based LDC reported in [39] only consumes 2.63 µW AFE power. Such imager-based PPG readouts boast impressive power numbers [38][39], but the passive integration on the imager's parasitic capacitor might lead to big nonlinearity and noise, ultimately limiting the achievable DR. To improve the achievable DR with LDC-readouts, an active integrator can be used to implement higher-order noise shaping (NS) [40][41]. This work achieves 108.2 dB DR while consuming 15.7 µW AFE power. Finally, a dual-slope LDC is proposed, which shifts the accuracy requirements from the voltage to the time domain to realize a 119 dB DR and consuming 89 µW AFE power [42][43] which is again in the same ballpark as TIA-based solutions.

To achieve both high DR and low AFE power consumption, a  $2^{nd}$ -order NS LDC is proposed. It employs a multi-bit dualslope converter to convert the signal current to a voltage directly with high resolution. Apart from this, the converter also performs sample/hold and anti-aliasing [33][42]. The quantization residual is further processed by a  $2^{nd}$ -order NS loop. As a result, it significantly decreases the quantization noise while keeping the conversion time and the AFE power low [40]. The DR is further boosted by the DC compensation loop and a 7-bit IDAC. A prototype is implemented in a standard 0.18 µm CMOS technology. Measurement results show that the proposed LDC achieves a best-in-class DR of 134 dB with relatively low power consumption.

The rest of the paper is organized as follows. Section II describes the system architecture and the operating principles. Section III shows the detailed circuit implementation of the LDC. Section IV presents the noise analysis. Section V describes the electrical and in-vivo measurement results, while section VI draws the conclusion.

# II. THE PROPOSED ARCHITECTURE

The working principles of the LDC are described in this section, including the system architecture and the timing diagram. Moreover, details about the dual-slope quantizer, the NS loop, and the DC compensation loop are introduced.

# A. Motivation and topology design

Previous LDC works usually apply single data conversion



Fig. 3 The potential topology of the NS-Slope LDC and the three main parts including the dual-slope converter, the NS loop and the DC compensation loop.



Fig. 4 Block diagram and implementation details of the LDC

strategies, e.g.,  $\Sigma\Delta$  LDC or dual-slope LDC. They do not reach the DR requirement for chest PPG monitoring and consume considerable power. Hybrid ADCs are an interesting evolution, where drawbacks of a specific ADC architecture can be compensated by integrating techniques from other ADC types, achieving excellent FOMs in certain use cases [44]. Inspired by this idea, we explored a dual-slope PPG LDC expanded with a new NS topology. The dual-slope LDC suffers from a long conversion time and high comparator power [33]. By using the noise-shaping mechanism, it is possible to achieve a lower quantization noise and decouple the internal trade-off between DR and the conversion time of the slope type ADC. In the  $\Sigma\Delta$ type LDC architecture, the low quantization noise is usually achieved by a high OSR ratio, corresponding to high LED power [40][45]. When a dual-slope quantizer is introduced, which is a multi-bit (>8 bit), it greatly relaxes the requirement for OSR. Fig. 3 shows such a noise-shaping slope LDC (Fig. 3). The proposed topology has several benefits. First, the dualslope ADC is used as a multi-bit quantizer, which has high resolution and linearity. Secondly, with the help of NS, which is an efficient way to decrease the quantization noise. Also, the conversion time can be reduced. This saves power at the same time. The topology is well suited for a mixed-signal DCcompensation loop as is often employed to achieve a high DR.

# B. Dual-slope converter

Fig. 4 shows the detailed system architecture. It has three main functional blocks. The dual-slope quantizer is formed by the main integrator (A1), a 3-T comparator, a reference current ( $I_{ref}$ ), and a 10-bit counter. Since the readout supports SpO<sub>2</sub> recording, it will be time-multiplexed to record signals

corresponding to two distinct LEDs with different wavelengths. In traditional readouts, this time-multiplexing is no problem, but in our topology, we will be adding noise-shaping loops. These loops contain memory elements which make time multiplexing not possible. Hence two NS loops are designed for dual-wavelength SpO<sub>2</sub> extraction. Each loop consists of a capacitor bank and an integrator. The loop is closed by the 3-T comparator. Similarly, two DC compensation loops are implemented. To simplify the hardware (HW) cost, the digital filter is implemented as a threshold-based filter with hysteresis preceded. If the input signal drifts near the maximum (minimum) input range of the main integrator,  $IDAC_{1,2}$  will switch to pull the input signal back into the acceptable current range avoiding saturation of the main integrator. The full range signal, which is needed to calculate SpO<sub>2</sub>, can again be reconstructed easily in the digital domain with a simple multiply-accumulation. The proposed filtering method has a lower HW cost than a fully digital LPF and hence can easily be duplicated to support the two wavelengths.

3

In this LDC, a 10-bit dual-slope quantizer is used. The timing diagram and the detailed circuitry blocks are shown in Fig. 5. The LDC works with red (R) and infrared (IR) LEDs alternating at 2048 Hz. The pulse repetition frequency (PRF) can be reconfigured to be as low as 128 Hz to save power. Each dual-slope conversion starts with a reset of the main integrator A1. Then ambient light is integrated on  $C_{in}$  during a period  $t_i$ , equal to the LED pulse width (Fig. 5 (b)), but without the LED being active. Since the LED is disabled, this only captures ambient light. Right before the LED is activated, the polarity of  $C_{in}$  is swapped. The incoming current from the photodiode (PD), which now consists of the ambient light and the PPG current signal, gets integrated onto  $C_{in}$ . This effectively suppresses the ambient light since it implements a current-domain correlated-



Fig. 5 (a)The detailed circuitry blocks of the dual-slope quantizer. (b) The timing diagram of the quantizer.

double-sampling (CDS) operation. Therefore, only the PPG current pulse will be integrated and sampled on  $C_{in}$ . Moreover, the pulse window integration has a sinc filter transfer function for the high-frequency noise. Assume IDAC is disabled, the voltage output can be expressed as:

$$Vo(f) = \frac{I_{in}}{C_{in}} \cdot t_1 \cdot sinc(\pi f t_1)$$
(1)

Since the integration time is very short, the output voltage of the integrator can be rewritten as:

$$Vo = \frac{I_{in}}{C_{in}} \cdot t_1 \tag{2}$$

After the integration phase, the current source  $I_{ref}$  is enabled to discharge  $C_{in}$  until it reaches the dynamic comparator threshold. The total discharge time is counted with a 10-bit counter operating at frequency  $f_{clock}$  up to 13.1 MHz. The input current can be expressed as:

$$I_{in} = I_{ref} \cdot \frac{D_{out}}{t_1 \cdot f_{clock}} \tag{3}$$

Thanks to the dual-slope mechanism, the 10b conversion is inherently linear. It is worth noting that the same current sink  $I_{ref}$  is used to count the charge in each conversion, and hence there is no matching requirement for  $I_{ref}$ . The  $I_{ref}$  can be calibrated on-chip. After the conversion, the quantization error is left on the integrator's output and will be sampled into the NS loop (see next section). At the end of the conversion cycle, the integrator can be powered down to save power (Fig. 5(a)).

# C. The NS loop

To meet the chest PPG DR requirement, only a dual-slope quantizer is not enough. Thus, the NS loop is introduced. The main purpose of the NS loop is to shape the quantization noise generated from the dual-slope conversion. The proposed NS loop has four main parts: the residual sampling capacitor banks, the finite impulse response (FIR) filter, the infinite impulse response (IIR) filter, and a 3-terminal (3-T) comparator (Fig. 6 (a)).



Fig. 6 (a) The detailed circuit blocks of the  $2^{nd}$ -order NS loop. (b) The timing diagram of the loop filter.



Fig. 7 The behavioral model of the 2nd-order NS Slope conversion.

Since the data conversion is a discrete-time procedure, the quantization errors of the current ( $V_{RES1_1(n-1)}$ ) and the previous sample period ( $V_{RES1_1(n-2)}$ ) are stored on the capacitor banks  $C_a$ ,  $C_b$  and  $C_{a1}$ ,  $C_{b1}$  respectively to build a two-tap FIR filter. Alternately summing charges on  $C_a$ ,  $C_{b1}$ , and  $C_{a1}$ ,  $C_b$ , the accumulated charges transfer to another integrator (IIR) to form a 2nd-order loop filter ((Fig. 6 (b)).). The ratio between the capacitor banks and the feedback capacitor of the integrator comprises the filter's coefficients. The transfer function between the residual to the 2nd integrator's output is:

$$V_{RES_{0}(z)} = \left(\frac{C_{a}}{C_{f}}Z^{-1} + \frac{C_{b}}{C_{f}}Z^{-2}\right) \cdot \left(\frac{1}{1 - Z^{-1}}\right) V_{RES_{1}(z)}$$
(4)

Where  $C_a = C_f (10pF)$  and  $C_b = 0.33 \cdot C_f$  in this design. The filtered quantization error is applied to offset the 3-T comparator, which closes the loop and determines the threshold to stop counting. A gain of 2 is incorporated into the comparator



Fig. 8 (a) The pole-zero diagram of the NS transfer function. (b) The frequency response of the NS transfer function, Fs is the sampling frequency.

to achieve higher quantization noise suppression while keeping the loop stable. Thus, the transfer function of the loop filter is:

$$V_{RES_{0}(z)} = (Z^{-1} + \frac{1}{3}Z^{-2}) \cdot (\frac{1}{1 - Z^{-1}}) V_{RES_{1}(z)}$$
(5)

Combined with the dual-slope quantizer, the behavior model of the 2nd-order NS LDC is shown in Fig. 7. As a result, together with the dual-slope operation, the entire transfer function between the input current  $I_{in}$  and the digital output Dout can be derived:

$$D_{OUT(z)} = \frac{I_{in(z)}t_1}{C_{in}} \cdot + \left(\frac{1 - Z^{-1}}{1 + Z^{-1} + \frac{2}{3}Z^{-2}}\right) Q_{N(z)} \tag{6}$$

Where  $Q_N$  is the quantization error. From (6), there is a linear relationship between the light current and the digital output. At the same time, the quantization error is shaped to a higher frequency. The pole-zero diagram (Fig. 8 (a)) shows this transfer function is stable, and the NS frequency response (Fig. 8 (b)) presents the highpass NS behavior. It can be noted that there is an overshoot near the Nyquist frequency which means this NS LDC has a better shape when the OSR is low [46]. E.g.,



Fig. 9 DC compensation circuit building blocks.

the NS loop can have more than 38 dB quantization error suppression in signal bandwidth with an oversampling ratio of 50. This will help to ease the resolution requirement of the dual-slope quantizer [42]. The mismatch of the capacitor band is not important. A 10 % mismatch can only result in < 1 dB noise shaping suppression. However, this is also unlikely to happen. As a result, fewer counting steps are needed to achieve the same quantization noise level, significantly saving the conversion time.

# D. The DC compensation loop

With the help of a dual-slope converter and the NS loop, the input signal current can be read with low additional noise. However, as the PPG signal contains a large DC component, it needs to be compensated before going into the converter to relax the converter requirement. This helps in obtaining a high DR without extra high-resolution ADC (>20-bit).

Two DC compensation loops are implemented to compensate for the DC components from the red light and the infrared light. The block diagram is shown in Fig. 9. The digital output is fed into the corresponding DC compensation loop using a MUX. An accumulator helps to decrease the sampling rate if the DC component is considered unchanged or drifts slowly. A digital threshold filter is then applied with internal hysteresis to regulate the digital output of the counter within the up and low thresholds, which are pre-set and slightly lower than its full range. The output of the threshold filter is truncated and used to control the 7-bit IDAC to compensate for the DC component. The IDAC is synchronized to the LED pulse. The 7-bit IDAC digital control code is recorded together with the LDC output. This way, the whole input PPG current can be reconstructed in the digital domain. If a very large DC



Fig. 10 Schematic of the amplifier in the main integrator with two-stages, class-ab output.

component is induced, the IDAC can adjust by at most 8 LSB/sample to fast track the DC change.

# III. CIRCUIT IMPLEMENTATION

The main building blocks are described in this section, including the main and the 2<sup>nd</sup> integrator, 3-T comparator, capacitor bank, and IDAC. The digital circuitry provides the control signals.

# A. The main integrator and the 2<sup>nd</sup> integrator

Although the offset requirement of the main integrator can be eased due to the dual-slope operation, the noise and the power consumption need to be taken care of.

In this design, the amplifier is a two-stage, single-ended topology [48][50](Fig. 10). The folded-cascode input stage is used with NMOS input pairs to achieve a high DC gain, which helps to minimize the input impedance. To achieve a higher output swing, we can leverage the knowledge that the current direction is known when the anode of the PD is connected to the input. Hence the common-mode (CM) input voltage of the amplifier is set to 0.9 V instead of mid-supply. The input differential pair is biased in the subthreshold (weak inversion) region and sized sufficiently large (W/L = 200/2) to minimize flicker noise [47]. The output stage employs a class-AB topology for large current driving ability and uses miller compensation for stability [48]. M11-M6 and the output stage M17-M18 are all biased in the subthreshold region to minimize the quiescent current flow through the output stage. Take M11, M13, M14, and M17, for example, these four transistors form a trans-linear loop:

$$\frac{I_{D13}}{\frac{W_{13}}{L_{12}}} \cdot \frac{I_{D14}}{\frac{W_{14}}{L_{14}}} = \frac{I_{D11}}{\frac{W_{11}}{L_{11}}} \cdot \frac{I_{D17}}{\frac{W_{17}}{L_{12}}}$$
(7)

The simulation results confirm the theoretical design. The simulated DC gain of this amplifier is 81 dB with a phase margin of 65 degrees. The unity-gain bandwidth is 3.5 MHz, amplifying even a 1  $\mu$ s pulse with enough settling time. The



Fig. 11 Schematic of the amplifier in the  $2^{nd}$  integrator.

total noise within the unity-gain bandwidth is  $68 \,\mu$ Vrms. Within 20 Hz, the output noise of A1 is 2.16  $\mu$ Vrms. This noise can be referred to input by dividing with the transimpedance gain. Finally, a bandgap reference is also implemented to provide the bias voltages and the bias current. The integrator consumes 50  $\mu$ A current at a 1.2 V supply voltage.

After the dual-slope operation (input current integration followed by the discharge phase with  $I_{ref}$ ), in the NS loop, a capacitor bank is used to alternately sample the quantization noise to form an FIR filter. Then a 2nd integrator is applied to form an IIR filter to achieve a high-order NS. The quantization noise is a 10-bit level residual, which varies around the common-mode voltage. This relaxes the design requirement since both input and output swing of the 2nd integrator are low. The 2nd-integrator is only used to deal with the quantization



Fig. 12 (a) Schematic of the 3-T comparator pre-amplifier stage (b) 3-T comparator latch stage (c) Dummies and the inverters (d) Switches of the capacitor bank.

error, operating at the sampling frequency. It applies a cascode architecture with very low current consumption (Fig. 11). The input differential pairs are again NMOS devices and the common-mode voltage is 0.9 V to align with the main integrator.

The simulated DC gain of this amplifier is 61 dB with a phase margin of 84°. The unity-gain bandwidth is 350 kHz. Including the bias blocks, the total current consumption is  $3 \mu A$ .

#### B. 3-T comparator and capacitor bank

The 3-T comparator has multiple functions. First, it needs to determine the time to stop the down integration (discharge with  $I_{ref}$ ) in the dual-slope operation. Thus, one terminal of the comparator needs to connect the main integrator's output while another terminal needs to connect to the reference voltage. The comparator is also employed to close the NS loop. So, an

additional terminal is needed to receive the filtered residual from the NS loop. Moreover, the filtered residual should be amplified to have a higher noise suppression ratio.

Fig. 12 (a) (b) shows the implementation of the two-stage 3-T comparator. It achieves all the functions mentioned above. M4 has double the width of M1, which realizes a gain of 2. The comparison takes place around 0.9 V, with the same DC bias. The gain mismatch between M1 and M4 is low. Still, a 50 % gain mismatch is allowed for M1 and M4. Since the filtered residual is at a 10-bit level, the kickback effect needs to be considered. Therefore, the input transistors M1 to M4 are implemented with small sizes (The size of M1 and M3 are 2.5/0.2  $\mu$ m, the size of M2 and M4 are 5/0.2  $\mu$ m). Also, the 3-T dynamic comparator uses a charge injection compensation method by adding cross-coupled dummy input pairs (Fig. 12 (c)), decreasing the kickback from the latch stages [49].

For the capacitor banks in the NS loop, the quantization error can be disturbed by charge injection during sampling or comparison. A small size PMOS switch (Fig. 12 (d)) with dummies is used to reduce this charge injection and minimize the leakage current.

# C. Current reference and IDAC

In the dual-slope converter, a current reference is used to discharge the feedback capacitor  $C_f$  during the conversion. Therefore, the noise of the current reference should be minimized. A 5-bit current source is implemented for high programmability. It can provide a DC current from 50 nA to 1.6  $\mu$ A. A degeneration resistor is used for each current branch to boost the output impedance of the current source. The degeneration can linearize the current reference and decrease the noise [50][51]. Although the degeneration resistor increases the voltage headroom requirement, this is not a problem for a 0.9 V CM voltage. An external load capacitor is applied to further filter out the high-frequency noise.

Two current DACs (IDACs) are employed to compensate for the large DC current. The 7-bit IDAC also applies a similar topology as the current reference. It has 128 branches controlled by a thermometer code to ensure good matching. The IDACs can provide at most 200  $\mu$ A, sufficiently large to cancel the DC components. Source degeneration and filtering are also implemented to decrease the noise of IDAC.

## IV. THE NOISE OF THE LDC

The main target of the LDC is to achieve high DR for chest PPG monitoring. Therefore, the noise is of paramount importance and needs to be carefully analyzed. Since the architecture is quite complicated, the first step is to find all contributing noise sources. In the dual-slope quantizer, the main integrator contributes thermal and flicker noise while the quantizer generates quantization noise. In the NS loop, sampling the quantization error can lead to additional noise. Moreover, the 2<sup>nd</sup> integrator also contributes flicker and thermal noise. In the DC compensation loop, the IDAC also generates flicker and thermal noise. All these noise sources need to be analyzed together with their appropriate transfer functions.

The noise from the amplifier, reference current, and IDAC

can be superimposed to the input current. Thus, the transfer function towards the digital output can be modeled [52]. Considering the current reference is part of the integrator, the output noise from the main integrator can be expressed as:

$$V_{no\_INT1}^2 \cong 4kT\gamma g_m \frac{t_{tot}^2}{C_{in}^2} \cdot \left(\frac{1}{2t_{tot}} + f_k \cdot \ln(f_k)\right) + \frac{kT}{C_{in}} \quad (8)$$

Where the first term refers to the main integrator's flicker and thermal noise, the second term refers to the reset noise in each cycle [52].  $t_{tot}$  is the total integration time for each sample, and  $f_k$  is the corner frequency of the main integrator. The reset noise can be neglected as the thermal noise of the main integrator is dominant [42]. The bandwidth of the first integrator is much higher than the sampling frequency to amplify the short pulse. The white noise parameter  $\gamma$  is 1. The thermal noise is hence dominant and can be derived from [42]

$$V_{no\_INT1}^2 = \frac{kT}{C_{in}} \cdot \left(\frac{4\pi n}{D}\right) \tag{9}$$

where n (usually  $n > 3 \sim 10$ ) is the number of time constants needed for settling purposes, and *D* is the duty-cycle ratio.

Once the IDAC is enabled, it introduces current noise as well. The major noise of the IDAC is the flicker noise since the thermal noise gets filtered by a big capacitor. Since the IDAC is synchronized with the LED pulse, the gain of the IDAC current can be regarded as a constant.

$$V_{nO_{-}IDAC}^{2} = \left(\frac{t_{1}}{C_{in}}\right)^{2} \cdot I_{nO_{-}IDAC}^{2}$$
(10)

Where  $t_1$  is the LED time window, again, the white noise parameter  $\gamma$  is 1, the first-order approximation is,

$$V_{nO\_IDAC}^2 = 4kTg_{m\_IDAC}f_{k\_IDAC}\ln(f_{k\_IDAC})\cdot\left(\frac{t_1}{c_{in}}\right)^2 \quad (11)$$

Also, the total noise of the IDAC depends on how many current branches are enabled. The larger the input DC current, the more noise the IDAC contributes.

Another noise source is the quantization error. The LSB of the dual-slope quantizer is defined as the voltage drop within one counting step at the main integrator's output. Thus, the inband quantization noise can be expressed as

$$V_{n0_{Q}}^{2} = \left(\frac{I_{ref}}{C_{in} \cdot f_{clock}}\right)^{2} \frac{1}{12} \cdot \frac{1}{1 + H(z)}$$
(12)

where  $f_{clock}$  is the comparison clock frequency, and  $H_{(z)}$  is the noise transfer function shown in (5). E.g., the LDC can have more than 38 dB noise suppression at an OSR of 50, which is an efficient way to decrease the quantization noise.

The transfer functions of the noise sources in the NS loop need to be defined. The sampling noise is generated by sampling the quantization error onto the capacitor bank. It can be derived as

$$V_{nO\_S}^2 = \frac{H(z)}{1+H(z)} \cdot \frac{kT}{c_S}$$
(13)

The transfer function of the sampling noise to the LDC's output can be regarded as unity. Also, its value depends on the sampling capacitor size and becomes negligible for sampling capacitor values of 1 pF or larger. The sampling noise can also be used as a dither to increase the linearity of the LDC [53]. The noise contributed by the second integrator can be derived as

$$V_{n0\_INT2}^2 = \frac{2}{1+H(z)} \cdot \frac{4kT}{g_{m2}} (f_2 + f_{k2} \cdot \ln(f_{k2}))$$
(14)

The NS loop can shape the second integrator's thermal and



7

Fig. 13 Micro-diagram of the LDC, packaged chip, power breakdown and the PD connection.

flicker noise, just like the quantization noise. The gain of two is coming from the comparator. However, compared to NS, the effectiveness of the noise gain is negligible. Furthermore, the second integrator is only used to process a 10-bit level residual signal, which greatly relaxes the speed and bandwidth requirement. Thus, the second integrator can have limited bandwidth to decrease its total integrated noise. Its contribution to the output can also be optimized, saving power at the same time.

In conclusion, in this NS LDC, the dominant noise sources are the main integrator's thermal noise, the flicker noise of the IDAC, and the quantization noise:

$$V_{n0}^2 \cong V_{n0\_INT1}^2 + V_{n0\_Q}^2 + V_{n0\_IDAC}^2$$
(15)

The first two items do not relate to the input signal amplitude. They are the dominant noise sources if the input PPG signal DC level is low. Once a large DC component is present, the IDAC's noise starts to impact and can become the dominant noise source.

### V. MEASUREMENT RESULTS

This  $2^{nd}$ -order NS slope LDC has been implemented and fabricated in a standard TSMC 0.18 µm CMOS technology. Fig. 13 shows the micrograph of the prototype. The total area is 8.4 mm<sup>2</sup>. Most of the chip area is taken by the LED drivers, which can carry peak current levels up to 100 mA. Therefore, a large area is needed for heat dissipation. All the digital control, including low-level timing, clocking, dc-offset compensation, NS loop control and LED timing are implemented on-chip. The communication protocol between the chip and the PC is a standard SPI interface. The readout IC operates from a supply voltage of 1.2 V. For chest PPG measurement, the PD/LED pairs (SFH 7060) are connected to the chip using a soft patch, ensuring good connectivity to the skin.

To characterize the electrical performance of the readout, a known current input must be applied. We used a precision signal generator that outputs a voltage, connected via a 200 kOhm resistor to the LDC, generating the input current signal while at the same time considering the correct DC-biasing. The input of the LDC gets reset to the common-mode voltage by the reset switch each cycle. Fig. 14 (a) shows the recorded output spectrum for a 1.08  $\mu$ A, 4.72 Hz input sinewave current. The sampling rate for the LDC is 2048 Sps. The 2<sup>nd</sup>-order NS can be observed near the Nyquist frequency, which effectively

decreases the quantization noise. After filtering to the band-ofthe-interest, which is less than 20 Hz, an SFDR of 95.96 dB and an SNDR of 86.95 dB are obtained, equivalent to an ENOB of 14 bits. The measurements confirm that the flicker noise is not dominant when the IDAC is disabled, and the main noise comes from the thermal parts of the main integrator and quantization noise. The PPG signal can even be filtered to 5 Hz for a higher SNR if needed. The main distortions are the 2<sup>nd</sup> and 3<sup>rd</sup> harmonics. The 2<sup>nd</sup> order harmonic is coming from the signal source. The mains interference is out of the band-of-the-interest and was not filtered out in the measurement results.

Using the same setup, we measured the SN(D)R for various input amplitudes (see Fig. 14(b)). As can be seen, the lowest detectable input current is around 40 pA when the IDAC is disabled. The distortion increases as the input current become higher than 1.2  $\mu$ A. As a result, the SNDR decreases. However, the SNR keeps increasing for a higher input current.

When the input current signal contains a large DC component, the hysteresis filter automatically regulates the digital output code to a certain range by compensating the DC via an IDAC, which, as explained earlier, will affect the noise performance. To verify this, we enabled different levels of IDAC current and measured the corresponding noise spectrum. Seen from Fig. 14(c), when 25  $\mu$ A DC input current is applied and compensated by the IDAC, the noise level increases by only 0.5 dB. Most of the noise introduced is flicker noise. When the IDAC is set to 50  $\mu$ A the noise floor increases by 2.5 dB.

So, when the PPG is recorded at locations on the body like the finger or wrist, where the input current signal only contains a relatively small DC part (<30  $\mu$ A), the dominant noise source is only the main integrator thermal noise and the quantization noise. If one records PPG is in a condition where a much larger DC part is present (like on the chest), higher IDAC values are needed, resulting in degraded noise performance. The total SNR saturates for DAC values of around 100  $\mu$ A since then the flicker noise contributions have become too large. When enabling all the current branches, the maximum DR is extended to 134 dB, and the maximum SNR is 120 dB (Fig. 14(d)). This is sufficient to measure the chest PPG signal. The analog power



Fig. 14 (a) Output spectrum with sine current input. (b) SNR and SNDR vs Iin when IDAC is disabled. (c) Noise spectrum w/wo. (d) The maximum DR when IDAC is enabled.

consumption of each channel is  $28 \mu W$  from a 1.2 V supply.

We also validated the LDC in an in-vivo setting. To this end, we embedded PD/LED pairs into a soft patch which was attached to the chest with black tape to shield ambient light. This patch was wired into our bench test setup. While this setup is not optimal for signal integrity due to the long cabling from the patch to the ASIC, it was found stable enough to do validation on human volunteers. Data were recorded with a laptop connected via USB to the bench setup.

Dual-wavelength chest PPG recordings were done on human subjects. The red LED has a wavelength of 660 nm, and the infrared LED has a wavelength of 950 nm. The duty cycle of the LED was 1 %, and the total average LED power was 0.305 mW. These values yielded good results on the test subject, but a higher LED current can, of course, be applied to compensate for various skin tones to yield a larger PPG signal. Fig. 15 (a) shows a typical measurement result. The subject was asked to hold his breath initially for roughly 50 seconds and then resume normal breathing. Fig. 15 (a) shows the full reconstructed (AC+DC part) of the recorded PPG signal. The heartbeat signal is not immediately visible in the raw PPG signal. This is expected due to the low PI index when recording PPG signals on the chest. It is also important to note that no guidance whatsoever (i.e., to guarantee the PD/LEDs are placed over a vein) was used for the placement of the patch. The patch was just put arbitrarily on the chest, which results in a typical PI of less than 0.1% for the test subject. Nevertheless, thanks to the high DR, the heartbeat signal is clearly visible after applying bandpass filtering (0.5-10 Hz), with both the systolic and diastolic peaks visible (Fig. 15 (b)). A second observation that can be made is related to motion and respiration-related artifacts. A slow drift can be observed several times larger than the actual heartbeat signal during the breath-holding period. When normal respiration resumes, a respiration-related artifact due to chest motion becomes clearly visible. Since the respiration rate is much slower than the PPG signal, the abovementioned bandpass filter is sufficient to extract the heartbeat signal even under normal breathing conditions. The respiration rate is shown in Fig. 15(c). As expected, since both red and IR have comparable tissue attenuation levels, they show similar responses.



Fig. 16 shows the calculated  $SpO_2$  during a controlled

Fig. 15 (a) Dual-channel chest PPG. (b) Chest PPG with breath after bandpass filtering. (c) Chest respiration after lowpass filtering.



Fig. 16 Chest  $SpO_2$  extraction in a breath-holding test.

breathing exercise. A clear  $SpO_2$  drop can be observed when the subject was holding their breath. When resuming normal breathing, the  $SpO_2$  level goes back to normal levels. The algorithm to extract the  $SpO_2$  information is from [54][55].

To verify the effectiveness of the DC compensation loop and the hysteresis filter, we devised a test condition where we would force the input current to go outside the maximum range forcing the DC-compensation loop to switch the IDACs. We achieved this by forcing a much larger LED current than is strictly needed



Fig. 17 (a) The LDC counter output. (b) The re-constructed PPG signal. for this subject. Fig. 17 shows a zoom-in of the recorded signal on the time instant where the IDAC values changed. Fig.17 (a)



9

Fig. 18 (a) Dual-channel chest PPG with finger reference. (b) Filtered chest PPG with finger PPG reference.

shows the LDC counter output, while 17 (b) shows the reconstructed full-range signal. Whenever the input current drifts beyond the threshold, the DC-compensation loops will adjust the IDACs accordingly. Since the IDACs have discrete steps, this results in a noticeable step in the LDC output counter values. However, the fully reconstructed signal, which is nothing more than adding the LDC counter value to the digitally scaled IDAC control bits (Fig.17 (b)) shows a nice smooth PPG signal with no noticeable glitches or signal distortion occurring when the IDACs switch. This confirms that the DC compensation loop can cancel and quantize the DC current and boost the effective DR of the LDC. As a side note, the heartbeat signal is of course larger in these tests because of the much larger LED current applied.

In all our in-vivo measurements, we used a TI 4403 evaluation system connected to a medical grade finger-clip sensor as the ground truth [55]. Since both systems run on their own clock, the test protocol foresaw the test subject touching the LDC sensor with the finger clip sensor. This results in a noticeable artefact in both recordings which we used to align both data streams in post-processing. Fig. 18 (a) shows the

| Reference         | This Work           | ISSCC[40]            | SSCL[45]            | TBCAS[42]           | ISSCC[39]            | JSSC[56]            | ISSCC[57]           | ISSCC[35]             | ESSCIRC[38]           |
|-------------------|---------------------|----------------------|---------------------|---------------------|----------------------|---------------------|---------------------|-----------------------|-----------------------|
| Year              | 2021                | 2020                 | 2020                | 2020                | 2018                 | 2021                | 2021                | 2020                  | 2017                  |
| Technology        | 0.18µm              | 0.18µm               | 0.18µm              | 0.18µm              | 0.18µm               | 65nm                | 65nm                | 55nm                  | 0.18µm                |
| Supply (V)        | 1.2/3.3             | 1.5/2.5              | 1/2.5               | 1.2/3.3             | 1.8/3.3              | 0.6 <sup>h</sup>    | 1.8/1 <sup>j</sup>  | 1.8/2.8               | -                     |
| Amb.Remove        | 50 µA               | 25.6 µA <sup>c</sup> | 28.2 µA             | 50 µA               | -                    | -                   | 128 µA              | 200 µA                | -                     |
| DC Comp           | 7-bit               | 10-bit               | 8-bit               | 8-bit               | -                    | 10-bit              | 7-bit               | 11-bit <sup>m</sup>   | -                     |
| Max Input Range   | 200 µA              | 51.2 μΑ              | 51.2 µA             | 200 µA              | -                    | -                   | 138 µA <sup>k</sup> | 200 µA                | -                     |
| Gain Range        | 5k-500k             | -                    | -                   | 5k-4M               | -                    | 4M                  | -                   | -                     | -                     |
| Pulse Frequency   | 2048 Hz             | 250 Hz               | 100 Hz              | 512 Hz <sup>e</sup> | 40 Hz                | 20 Hz               | 20 Hz               | 2560 Hz               | 160 kHz               |
| Noise BW          | 0.5-20 Hz           | 0.5-10 Hz            | 0.5-10 Hz           | 0.5-20 Hz           | 20 Hz                | 0.55-5 Hz           | -                   | 0.5-20 Hz             | 0.5-10 Hz             |
| Max DR (dB)       | 134 dB              | 108.2 dB             | 92.7 dB             | 119 dB              | -                    | 92 dB               | 90 dB               | 130 dB                | -                     |
| LED<br>Duty cycle | 1%                  | 3.2%                 | 10.24% <sup>d</sup> | 1%                  | 0.07%                | 0.5%                | 0.04%               | 0.625%                | -                     |
| LED Power         | 305 µW <sup>a</sup> | 264 µW               | 1.95 mW             | 107 µW              | $1.97 \ \mu W^{g}$   | 8.5 μW              | -                   | -                     | -                     |
| AFE Power         | 28 μW <sup>b</sup>  | 15.7 μW              | 8.1 μW              | 89 µW               | 2.63 μW              | 9.032 μW            | 24 µW               | 72 µW                 | 13-25 μW °            |
| Area              | 8.4 mm              | -                    | 4.8 mm <sup>2</sup> | 7 mm <sup>2 f</sup> | 20 mm <sup>2 p</sup> | 5 mm <sup>2 i</sup> | 5.5 mm <sup>2</sup> | 4.5 mm <sup>2 n</sup> | 1.8 mm <sup>2 p</sup> |
| Topology          | LDC (NS-Slope)      | LDC (ISDM)           | LDC (ISDM)          | LDC (Slope)         | PD+ADC               | TIA+ADC             | TIA+ADC             | (D)TIA+ADC            | LDC (1b-SDM)          |

TABLE I PERFORMANCE COMPARISON

<sup>c</sup> 10-bit ambient light removal <sup>a</sup> For Chest PPG <sup>b</sup> Single channel AFE power <sup>d</sup> Needs two LEDs for operation <sup>e</sup> From 2Hz~2048 Hz <sup>f</sup>External <sup>h</sup>Core supply w.o IO cap for filtering reference current <sup>g</sup> Green LED=12.04 µW Red LED=1.97 µW <sup>i</sup> Including other readout channels <sup>k</sup> AC input range and DC input range <sup>m</sup> Not required, can be regarded as ambient cancellation <sup>j</sup> Analog and digital supply <sup>n</sup> Including other readout <sup>p</sup> Including On-chip PD, monolithic solution. channels ° Including the LED power

recordings together with the ground truth. They have different DC current levels, but after applying bandpass filtering (Fig. 18 (b)), the three PPG waveforms align well, and the systolic/diastolic peaks are clearly visible. Furthermore, they match the beat-to-beat PPG cycle very well, which confirms the proposed LDC is very reliable for PPG monitoring.

Table I summarizes the performance of the proposed LDC and compares it with recently published PPG readout circuits. The LDC achieves a maximum DR of 134 dB, which is more than two times (4 dB) higher than the state-of-the-art. Meanwhile, a low AFE power consumption of 28  $\mu$ W is reported.

# VI. CONCLUSION

This paper presents a sub-mW LDC for chest PPG applications. The proposed readout architecture achieves the highest DR at a low AFE power consumption, and it can measure HR, SpO<sub>2</sub>, and respiration. The LDC has been validated with a chest PPG measurement compared to a reference system. Therefore, this PPG chip opens opportunities for developing compact, power-efficient, and high-performance medical chest patches for long-term monitoring of vital signs in patients with COVID-19 or other lung diseases.

# VII. ACKNOWLEDGEMENT

The authors would like to thank Mingyi Chen, Carolina Mora Lopez, Didac Gomez Salinas, Haocun Wang, Shiwei Wang, Zheyi Li for technical discussion and support.

#### REFERENCES

- Rawassizadeh, Reza, Blaine A. Price, and Marian Petre. "Wearables: Has the age of smartwatches finally arrived?" Communications of the ACM 58, no. 1 (2014): 45-47
- [2] Islam et al., "The internet of things for health care: a comprehensive survey." IEEE access 3 (2015): 678-708.
- [3] Wei, Joseph. "How Wearables Intersect with the Cloud and the Internet of Things: Considerations for the developers of wearables." IEEE Consumer Electronics Magazine 3, no. 3 (2014): 53-56.
- [4] Webster, John G. Design of pulse oximeters. CRC Press, 1997, Series in Medical Physics and Biomedical Engineering.
- [5] G. Wang, et al., "Towards a Continuous Non-Invasive Cuffless Blood Pressure Monitoring System Using PPG: Systems and Circuits Review," IEEE Circuits and Systems Magazine, vol. 18, no. 3, pp. 6-26, third quarter 2018.
- [6] Hillman, Elizabeth Marjorie Clare. "Experimental and theoretical investigations of near infrared tomographic imaging methods and clinical applications." PhD diss., University of London, 2002.
- [7] Kamal, A.A.R et al., 1989. Skin photoplethysmography—a review. Computer methods and programs in biomedicine, 28(4), pp.257-269.
- [8] Allen, John. "Photoplethysmography and its application in clinical physiological measurement." Physiological measurement 28, no. 3 (2007): R1.
- [9] Näslund, J et al., Non-invasive continuous estimation of blood flow changes in human patellar bone. Medical and Biological Engineering and Computing, 44(6), pp.501-509.
- [10] Alian et al., "Photoplethysmography." Best Practice & Research Clinical Anaesthesiology 28, no. 4, pp.395-406, 2014.
- [11] Wyser, Dominik G., et al. "Wearable and modular functional nearinfrared spectroscopy instrument with multidistance measurements at four wavelengths." *Neurophotonics*, 4.4: 041413, 2017
- [12] Shimazu fNIRS system, https://www.shimadzu.com/ nirs\_top.com.
- [13] Hitachi NIRS system, www.hitachi-medical-systems.com.
- [14] Maxim 6547, Using Reflectometry for a PPG Waveform, Application Note, 2017. <u>https://www.maximintegrated.com</u>.

- [15] Lin, Qiuyang et at., "Wearable multiple modality bio-signal recording and processing on chip: A review." IEEE Sensors Journal 21, no. 2, pp. 1108-1123, 2020
- [16] Nilsson, Lena et al., "Combined photoplethysmographic monitoring of respiration rate and pulse: a comparison between different measurement sites in spontaneously breathing subjects." Acta Anaesthesiologica Scandinavica 51, no. 9 (2007): 1250-1257.
- [17] Kramer, Marcus et al., "Wearable pulse oximetry measurements on the torso, arms, and legs: A proof of concept." Military Medicine 182, no. suppl\_1 (2017): 92-98.
- [18] Kiruthiga, A et al., "Reflectance pulse oximetry for blood oxygen saturation measurement from diverse locations-a preliminary analysis." In 2018 IEEE International Symposium on Medical Measurements and Applications (MeMeA), pp. 1-6. IEEE, 2018.
- [19] Johansson, Anders, Per Åke Öberg, and Gunnar Sedin. "Monitoring of heart and respiratory rates in newborn infants using a new photoplethysmographic technique." Journal of clinical monitoring and computing 15, no. 7-8 (1999): 461-467.
- [20] Helley, Kirk H. "Photoplethysmography: beyond the calculation of arterial oxygen saturation and heart rate." *Anesthesia & Analgesia* 105, no. 6, pp. S31-S36, 2007.
- [21] World Health Organization. "Pulse oximetry training manual." Geneva: World Health Organization (2011).
- [22] Glaros, Konstantinos N., and Emmanuel M. Drakakis. "A sub-mW fullyintegrated pulse oximeter front-end." IEEE transactions on biomedical circuits and systems 7, no. 3 (2012): 363-375.
- [23] Sharma, Ajit et al., "Multi-modal smart bio-sensing SoC platform with-80dB SNR 35µA PPG RX chain." In 2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits), pp. 1-2. IEEE, 2016.
- [24] Osram-SFH 7050, Application Note, 2014. https://www.osram.com/ Home/Opto Semiconductors/tech
- [25] Lin, Qiuyang et al., "A 28μW 134dB DR 2nd-Order Noise-Shaping Slope Light-to-Digital Converter for Chest PPG Monitoring." In 2021 IEEE International Solid-State Circuits Conference (ISSCC), vol. 64, pp. 390-392. IEEE, 2021.
- [26] M. Atef, M. Wang and G. Wang, "A Fully Integrated High-Sensitivity Wide Dynamic Range PPG Sensor with an Integrated Photodiode and an Automatic Dimming Control LED Driver," IEEE Sensors Journal, vol. 18, no. 2, pp. 652-659, 15 Jan.15, 2018.
- [27] W. Saadeh, et al., "A > 89% efficient LED driver with 0.5V supply voltage for applications requiring low average current," 2013 IEEE Asian Solid-State Circuits Conference (ASSCC), Singapore, 2013, pp. 273-276.
- [28] Driver, Integrated LED, Low Power, L. E. D. Independent, L. E. D. Current, Flexible Receive Sample Time, and Cable On. "AFE4400 Integrated Analog Front-End for Heart Rate Monitors and Low-Cost Pulse Oximeters."
- [29] Song, Shuang et al.,"A 50µW Fully Differential Interface Amplifier with a Current Steering Class AB Output Stage for PPG and NIRS Recordings." IEEE Transactions on Circuits and Systems II: Express Briefs 67, no. 9, pp. 1564-1568, 2020
- [30] M. Tavakoli, et al., "An Ultra-Low-Power Pulse Oximeter Implemented with an Energy-Efficient Transimpedance Amplifier," IEEE Transactions on Biomedical Circuits and Systems, vol. 4, no. 1, pp. 27-38, Feb. 2010.
- [31] ADI ADPD103 datasheet. <u>https://www.analog.com/media/en/technicaldocumentation/data-sheets/ADPD103.pdf</u>.
- [32] Oximeter, High-Sensitivity Pulse. "Heart-Rate Sensor for Wearable Health [PDF]. (2015, September). Maxim Integrated Products."
- [33] Lin, Qiuyang et al., "A 196μW, Reconfigurable Light-to-Digital Converter with 119dB Dynamic Range, for Wearable PPG/NIRS Sensors." In 2019 Symposium on VLSI Circuits, pp. C58-C59. IEEE, 2019.
- [34] E. S. Winokur, T. O'Dwyer and C. G. Sodini, "A Low-Power, Dual-Wavelength Photoplethysmogram (PPG) SoC With Static and Time-Varying Interferer Removal," IEEE Transactions on Biomedical Circuits and Systems, vol. 9, no. 4, pp. 581-589, Aug. 2015.
- [35] Shu, Yun-Shiang et al., "26.1 A 4.5 mm 2 Multimodal Biosensing SoC for PPG, ECG, BIOZ and GSR Acquisition in Consumer Wearable Devices." In 2020 IEEE International Solid-State Circuits Conference-(ISSCC), pp. 400-402. IEEE, 2020.
- [36] Caizzone, Antonino, Assim Boukhayma, and Christian Enz. "Comprehensive noise analysis in PPG read-out chains." In 2017 International Conference on Noise and Fluctuations (ICNF), pp. 1-4. IEEE, 2017.

- [37] M. Crescentini, M. Bennati, M. Carminati and M. Tartagni, "Noise Limits of CMOS Current Interfaces for Biosensors: A Review," IEEE Transactions on Biomedical Circuits and Systems, vol. 8, no. 2, pp. 278-292, April 2014.
- [38] Kim, Hyung-Gi, and Dong-Woo Jee. "A< 25 μW CMOS monolithic photoplethysmographic sensor with distributed 1b delta-sigma light-todigital convertor." In ESSCIRC 2017-43rd IEEE European Solid State Circuits Conference, pp. 55-58. IEEE, 2017.
- [39] Caizzone, Antonino, Assim Boukhayma, and Christian Enz. "17.8 A 2.6 μW Monolithic CMOS Photoplethysmographic Sensor Operating with 2μW LED Power." In 2019 IEEE International Solid-State Circuits Conference-(ISSCC), pp. 290-291. IEEE, 2019.
- [40] Marefat, Fatemeh et al., "26.7 A 280μW 108dB DR Readout IC with Wireless Capacitive Powering Using a Dual-Output Regulating Rectifier for Implantable PPG Recording." In 2020 IEEE International Solid-State Circuits Conference-(ISSCC), pp. 412-414. IEEE, 2020.
- [41] E. S. Winokur, T. O'Dwyer and C. G. Sodini, "A Low-Power, Dual-Wavelength Photoplethysmogram (PPG) SoC with Static and Time-Varying Interferer Removal," IEEE Transactions on Biomedical Circuits and Systems, vol. 9, no. 4, pp. 581-589, Aug. 2015.
- [42] Lin, Qiuyang et al., "A 119dB dynamic range charge counting light-todigital converter for wearable PPG/NIRS monitoring applications." IEEE Transactions on Biomedical Circuits and Systems 14, no. 4 (2020): 800-810.
- [43] Lin, Qiuyang, Xu Jiawei, Shuang Song, Nick Van Helleputte, and Filip Tavernier. "Light-to-digital converter." U.S. Patent Application 16/886,714 filed December 3, 2020.
- [44] Shu, Yun-Shiang et al., "An oversampling SAR ADC with DAC mismatch error shaping achieving 105 dB SFDR and 101 dB SNDR over 1 kHz BW in 55 nm CMOS." IEEE Journal of Solid-State Circuits 51, no. 12 (2016): 2928-2940.
- [45] Marefat, Fatemeh, Reza Erfani, and Pedram Mohseni. "A 1-V 8.1 μW PPG-Recording Front-End with > 92-dB DR Using Light-to-Digital Conversion with Signal-Aware DC Subtraction and Ambient Light Removal." IEEE Solid-State Circuits Letters 3, no. 1 (2019): 17-20.
- [46] Fredenburg, Jeffrey A., and Michael P. Flynn. "A 90-ms/s 11-mhzbandwidth 62-db sndr noise-shaping sar adc." IEEE Journal of Solid-State Circuits 47, no. 12 (2012): 2898-2904.
- [47] Harrison, Reid R., and Cameron Charles. "A low-power low-noise CMOS amplifier for neural recording applications." IEEE Journal of solid-state circuits 38, no. 6 (2003): 958-965.
- [48] Hogervorst, Ron et al., "A compact power-efficient 3 V CMOS rail-torail input/output operational amplifier for VLSI cell libraries." IEEE journal of solid-state circuits 29, no. 12 (1994): 1505-1513.
- [49] Figueiredo, Pedro M., and Joao C. Vital. "Kickback noise reduction techniques for CMOS latched comparators." IEEE Transactions on Circuits and Systems II: Express Briefs 53, no. 7 (2006): 541-545.
- [50] Carusone, Tony Chan, David A. Johns, and Kenneth W. Martin. "Analog Integrated Circuit Design [M]. John Wiley&Sons." (2011).
- [51] Bilotti, Alberto, and Eduardo Mariani. "Noise characteristics of current mirror sinks/sources." IEEE Journal of Solid-State Circuits 10, no. 6 (1975): 516-524.
- [52] Gang Xu and Jiren Yuan, "Performance analysis of general charge sampling," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 52, no. 2, pp. 107-111, Feb. 2005.
- [53] Shu, Yun-Shiang, Liang-Ting Kuo, and Tien-Yu Lo. "An oversampling SAR ADC with DAC mismatch error shaping achieving 105 dB SFDR and 101 dB SNDR over 1 kHz BW in 55 nm CMOS." IEEE Journal of Solid-State Circuits 51, no. 12 (2016): 2928-2940.
- [54] Ingle, J. D. J., and S. R. Crouch. "The Beer Lambert Law: Spectrochemical Analysis." (1988).
- [55] Oak, Sang-Soo, and Praveen Aroul. "How to design peripheral oxygen saturation (SpO2) and optical heart rate monitoring (OHRM) systems using the AFE4403." Texas Instruments (2015).
- [56] Agarwala et al., "A 0.6 V 785-nW Multimodal Sensor Interface IC for Ozone Pollutant Sensing and Correlated Cardiovascular Disease Monitoring." IEEE Journal of Solid-State Circuits 56, no. 4 (2021): 1058-1070.
- [57] Jung, Sung-jin et al., "A 400-to-1000nm 24μ W Monolithic PPG Sensor with 0.3 A/W Spectral Responsivity for Miniature Wearables." In 2021 IEEE International Solid-State Circuits Conference (ISSCC), vol. 64, pp. 1-3. IEEE, 2021.



Qiuyang Lin (S'16-M'20) received the B.S. degree in electrical engineering from Dalian University of Technology, Dalian, China, in 2014, and the M.S. degree in electrical engineering from Delft University of Technology, Delft, The Netherlands, in 2016. He then joined IMEC, Leuven, Belgium, and Katholieke Universiteit Leuven, Belgium, where he is currently working towards a Ph.D. degree in biomedical integrated circuit design. He designed multiple ASICs for wearable ECG, EEG, BioZ monitoring. He is currently working on the

next generation electrochemical ICs for gastrointestinal monitoring and highperformance PPG monitoring ICs.



Shuang Song (S'12–M'16) received the B.S. and M.S. degree in electrical engineering from Zhejiang University, Hangzhou, China, in 2006 and 2008, respectively. He received the P.D.Eng. and Ph.D. degrees in mixed-signal IC design from Eindhoven University of Technology, Eindhoven, The Netherlands, in 2010 and 2015, respectively. From 2015 to 2020, he was with imec, Leuven, Belgium, as a researcher in biomedical circuits. He joined the School of Micro-nano Electronics, Zhejiang University as a faulty member in 2020. His research

interests include analog and mixed signal circuits for biomedical applications, physiological signal processing and low-power power management circuits.



**Roland van Wegberg** received his MS degree in electrical engineering in 1997 from the Eindhoven University of Technology, The Netherlands. In 1998, he joined Philips Semiconductors/NXP as an IC design engineer. From 2013, he joined the analog design group of Holst Center/Imec as an Analog R&D Design Engineer on the design of ultra-low power sensor interfaces for biomedical applications for wearables and implantables, especially on PGA, SAR-ADC and Sigma-Delta ADC's.



Wim Sijbers received the MS degree in electrical engineering from KU Leuven university in 2011. Since then he has been working at imec as an analog design engineer. In 2017 he joined the Circuits and Systems for Health group as an analog design engineer. His work is focused on ultra-low power sensor interfaces for biomedical applications, more specifically for wearables and ingestibles. He worked on multiple analog and mixed signal Application Specific Integrated Circuits (ASICs) for vital sign monitoring, focusing on the front-ends for

electrocardiogram (ECG), bio-impedance (BIOZ) and photoplethysmography (PPG) readouts. Currently, his research is directed towards ingestibles, working on the next generation electrochemical Integrated Circuits (ICs) to be used in miniaturized wireless and ultra-low-power systems that can pass the gastrointestinal (GI) tract.



**Dwaipayan Biswas** received the M.Sc. degree in system on chip and the Ph.D. degree in electrical engineering from the University of Southampton (UoS), U.K., in 2011 and 2015, respectively. He was a Post-Doctoral Research Fellow at UoS, from 2015 to 2016. In 2016, he joined IMEC, as a Researcher on digital IC design for biomedical applications. He has authored several peer-reviewed journals, conferences and edited a book. His research interests include low-power VLSI design, biomedical signal processing, machine learning, brain computer interface, and

computer architecture.



**Mario Konijnenburg** (M'08) received the M.S. degree in electrical engineering from Delft University of Technology in The Netherlands in 1993. A Ph.D. degree was received from Delft University of Technology in 1999 on Automatic Test Pattern Generation for Sequential Circuits. He joined Philips Research/NXP Semiconductors and worked on methodologies to improve design testability. Currently he is permanent member of technical staff, being system architect at imec-Netherlands Eindhoven, The Netherlands where he works on development of ultra-low power designs for bio-medical applications.



**Chris Van Hoof** (M'91) received the Ph.D. degree in Electrical Engineering from the University of Leuven, Leuven, Belgium, in 1992. He is Senior Director of Connected Health Solution at imec, Leuven, Belgium and also imec Fellow. He has a track record of more than 25 years of initiating, executing, and leading national and international contract R&D with imec. His work resulted in five startups (four in the healthcare domain). His research covered highly diverse technical fields (sensors and imagers, MEMS and autonomous

microsystems, wireless sensors, body-area networks, patient monitoring solutions, digital phenotyping). He has authored or co-authored more than 700 papers in journals and conference proceedings and given over 100 invited talks. He is also a Full Professor at the University of Leuven, Belgium.



Filip Tavernier (M'05) obtained the Master's degree in Electrical Engineering (ir.) and the PhD degree in Engineering Science (dr.) from Katholieke Universiteit Leuven, Leuven, Belgium, in 2005 and 2011 respectively. During 2011-2014, he was Senior Fellow in the microelectronics group at the European Organisation for Nuclear Research (CERN) in Geneva, Switzerland. During 2014-2015, he was a Postdoctoral Researcher at the Department of Electrical Engineering (ESAT-MICAS) of KU Leuven. Since October 2015, he is

Associate Professor at KU Leuven within the same department. His main research interests include circuits for optical communication, data converters, DC/DC converters and chips for extreme environments. Prof. Tavernier is member of the technical program committee of ESSCIRC and CICC and SBCCI, SSC-L Guest Editor and SSCS Webinar Chair.



Nick Van Helleputte (M'07) received the MS degree in electrical engineering in 2004 from the Katholieke Universiteit Leuven, Belgium. He received his Ph.D. degree from the same institute in 2009 (MICAS research group). His PhD research focused on low-power ultra-wide-band analog front-end receivers for ranging applications. He joined imec in 2009 as an Analog R&D Design Engineer. He is currently team leader of the biomedical circuits and systems team. His research focus is on ultra-low-power circuits for biomedical applications. He has been involved in analog and

mixed-signal ASIC design for wearable and implantable healthcare applications. He has authored or co-authored more than 50 papers in journals and conference proceedings. Nick is an IEEE and SSCS member and served on the technical program committee of VLSI circuits symposium and ISSCC.