Show simple item record

dc.contributor.authorIrmak, Hasan
dc.contributor.authorCorradi, Federico
dc.contributor.authorDetterer, Paul
dc.contributor.authorAlachiotis, Nikolaos
dc.contributor.authorZiener, Daniel
dc.date.accessioned2022-02-07T10:47:21Z
dc.date.available2021-11-02T15:56:41Z
dc.date.available2022-02-07T10:47:21Z
dc.date.issued2021
dc.identifier.issn2079-9268
dc.identifier.otherWOS:000702371900001
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/37533.3
dc.sourceWOS
dc.titleA Dynamic Reconfigurable Architecture for Hybrid Spiking and Convolutional FPGA-Based Neural Network Designs
dc.typeJournal article
dc.contributor.imecauthorCorradi, Federico
dc.contributor.imecauthorDetterer, Paul
dc.contributor.orcidextAlachiotis, Nikolaos::0000-0001-8162-3792
dc.contributor.orcidimecCorradi, Federico::0000-0002-5868-8077
dc.contributor.orcidimecDetterer, Paul::0000-0001-9329-1721
dc.identifier.doi10.3390/jlpea11030032
dc.source.numberofpages25
dc.source.peerreviewyes
dc.source.beginpage32
dc.source.journalJOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS
dc.source.issue3
dc.source.volume11
imec.availabilityPublished - open access


Files in this item

Thumbnail

This item appears in the following collection(s)

Show simple item record

VersionItemDateSummary

*Selected version