Notice

This item has not yet been validated by imec staff.

Notice

This is not the latest version of this item. The latest version can be found at: https://imec-publications.be/handle/20.500.12860/37880.2

Show simple item record

dc.contributor.authorYun, Byeonghun
dc.contributor.authorPark, Dae-Woong
dc.contributor.authorMahmood, Hafiz Usman
dc.contributor.authorKim, Doyoon
dc.contributor.authorLee, Sang-Gug
dc.date.accessioned2021-11-02T16:01:13Z
dc.date.available2021-11-02T16:01:13Z
dc.date.issued2021-MAY
dc.identifier.issn0018-9480
dc.identifier.otherWOS:000662675000010
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/37880
dc.sourceWOS
dc.titleA D-Band High-Gain and Low-Power LNA in 65-nm CMOS by Adopting Simultaneous Noise- and Input-Matched G(max)-Core
dc.typeJournal article
dc.contributor.imecauthorPark, Dae-Woong
dc.contributor.orcidextYun, Byeonghun::0000-0001-7847-1329
dc.contributor.orcidextMahmood, Hafiz Usman::0000-0003-2822-5300
dc.contributor.orcidextKim, Doyoon::0000-0002-4080-4076
dc.contributor.orcidimecPark, Dae-Woong::0000-0003-2755-3935
dc.identifier.doi10.1109/TMTT.2021.3066972
dc.source.numberofpages12
dc.source.peerreviewyes
dc.source.beginpage2519
dc.source.endpage2530
dc.source.journalIEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES
dc.source.issue5
dc.source.volume69
imec.availabilityUnder review


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following collection(s)

Show simple item record

VersionItemDateSummary

*Selected version