dc.contributor.author | Sisto, Giuliano | |
dc.contributor.author | Zografos, Odysseas | |
dc.contributor.author | Chehab, Bilal | |
dc.contributor.author | Kakarla, Naveen | |
dc.contributor.author | Xiang, Yang | |
dc.contributor.author | Milojevic, Dragomir | |
dc.contributor.author | Weckx, Pieter | |
dc.contributor.author | Hellings, Geert | |
dc.contributor.author | Ryckaert, Julien | |
dc.date.accessioned | 2023-03-17T08:53:05Z | |
dc.date.available | 2022-07-31T02:29:16Z | |
dc.date.available | 2023-03-17T08:53:05Z | |
dc.date.issued | 2022 | |
dc.identifier.issn | 1063-8210 | |
dc.identifier.other | WOS:000829085500001 | |
dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/40186.2 | |
dc.source | WOS | |
dc.title | Evaluation of Nanosheet and Forksheet Width Modulation for Digital IC Design in the Sub-3 nm Era | |
dc.type | Journal article | |
dc.contributor.imecauthor | Sisto, Giuliano | |
dc.contributor.imecauthor | Zografos, Odysseas | |
dc.contributor.imecauthor | Chehab, Bilal | |
dc.contributor.imecauthor | Kakarla, Naveen | |
dc.contributor.imecauthor | Xiang, Yang | |
dc.contributor.imecauthor | Milojevic, Dragomir | |
dc.contributor.imecauthor | Weckx, Pieter | |
dc.contributor.imecauthor | Hellings, Geert | |
dc.contributor.imecauthor | Ryckaert, Julien | |
dc.contributor.orcidimec | Sisto, Giuliano::0000-0001-8706-4311 | |
dc.contributor.orcidimec | Zografos, Odysseas::0000-0002-9998-8009 | |
dc.contributor.orcidimec | Xiang, Yang::0000-0003-0091-6935 | |
dc.contributor.orcidimec | Hellings, Geert::0000-0002-5376-2119 | |
dc.date.embargo | 2022-10-31 | |
dc.identifier.doi | 10.1109/TVLSI.2022.3190080 | |
dc.source.numberofpages | 10 | |
dc.source.peerreview | yes | |
dc.source.beginpage | 1497 | |
dc.source.endpage | 1506 | |
dc.source.journal | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | |
dc.source.issue | 10 | |
dc.source.volume | 30 | |
imec.availability | Published - open access | |