dc.contributor.author | Moura Santana, Lucas | |
dc.contributor.author | Martens, Ewout | |
dc.contributor.author | Lagos Benites, Jorge | |
dc.contributor.author | Hershberg, Benjamin | |
dc.contributor.author | Wambacq, Piet | |
dc.contributor.author | Craninckx, Jan | |
dc.date.accessioned | 2023-06-15T13:54:00Z | |
dc.date.available | 2023-06-15T13:54:00Z | |
dc.date.issued | 2022 | |
dc.identifier.issn | 0018-9200 | |
dc.identifier.other | WOS:000782828000001 | |
dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/41735 | |
dc.source | WOS | |
dc.title | A 950 MHz Clock 47.5 MHz BW 4.7 mW 67 dB SNDR Discrete Time Delta Sigma ADC Leveraging Ring Amplification and Split-Source Comparator Based Quantizer in 28 nm CMOS | |
dc.type | Journal article | |
dc.contributor.imecauthor | Moura Santana, Lucas | |
dc.contributor.imecauthor | Martens, Ewout | |
dc.contributor.imecauthor | Lagos Benites, Jorge | |
dc.contributor.imecauthor | Hershberg, Benjamin | |
dc.contributor.imecauthor | Wambacq, Piet | |
dc.contributor.imecauthor | Craninckx, Jan | |
dc.contributor.orcidimec | Santana, Lucas Moura::0000-0002-1642-2465 | |
dc.contributor.orcidimec | Lagos, Jorge::0000-0001-5682-8737 | |
dc.contributor.orcidimec | Hershberg, Benjamin::0000-0003-3688-2589 | |
dc.contributor.orcidimec | Wambacq, Piet::0000-0003-4388-7257 | |
dc.contributor.orcidimec | Martens, Ewout::0000-0001-5485-1837 | |
dc.contributor.orcidimec | Craninckx, Jan::0000-0002-3980-0203 | |
dc.contributor.orcidimec | Moura Santana, Lucas::0000-0002-1642-2465 | |
dc.contributor.orcidimec | Lagos Benites, Jorge::0000-0001-5682-8737 | |
dc.date.embargo | 2022-07-31 | |
dc.identifier.doi | 10.1109/JSSC.2022.3163819 | |
dc.source.numberofpages | 10 | |
dc.source.peerreview | yes | |
dc.source.beginpage | 2068 | |
dc.source.endpage | 2077 | |
dc.source.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | |
dc.source.issue | 7 | |
dc.source.volume | 57 | |
imec.availability | Published - open access | |