Notice

This item has not yet been validated by imec staff.

Notice

This is not the latest version of this item. The latest version can be found at: https://imec-publications.be/handle/20.500.12860/42123.3

Show simple item record

dc.contributor.authorBalaji, Adarsha
dc.contributor.authorHuynh, Phu Khanh
dc.contributor.authorCatthoor, Francky
dc.contributor.authorDutt, Nikil D.
dc.contributor.authorKrichmar, Jeffrey L.
dc.contributor.authorDas, Anup
dc.date.accessioned2023-07-05T13:03:56Z
dc.date.available2023-07-04T20:27:21Z
dc.date.available2023-07-05T13:03:56Z
dc.date.issued2023
dc.identifier.issn2168-6750
dc.identifier.otherWOS:001004277000009
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/42123.2
dc.sourceWOS
dc.titleNeuSB: A Scalable Interconnect Architecture for Spiking Neuromorphic Hardware
dc.typeJournal article
dc.contributor.imecauthorCatthoor, Francky
dc.contributor.orcidimecCatthoor, Francky::0000-0002-3599-8515
dc.identifier.doi10.1109/TETC.2023.3238708
dc.source.numberofpages15
dc.source.peerreviewyes
dc.source.beginpage373
dc.source.endpage387
dc.source.journalIEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING
dc.source.issue2
dc.source.volume11
imec.availabilityUnder review


Files in this item

Thumbnail

This item appears in the following collection(s)

    Show simple item record

    VersionItemDateSummary

    *Selected version