Show simple item record

dc.contributor.authorLee, Jaehyun
dc.contributor.authorAsenov, Plamen
dc.contributor.authorRhyner, Reto
dc.contributor.authorKao, Ethan
dc.contributor.authorAmoroso, Salvatore M.
dc.contributor.authorBrown, Andrew R.
dc.contributor.authorLin, Xi-Wei
dc.contributor.authorMoroz, Victor
dc.date.accessioned2024-08-22T12:03:00Z
dc.date.available2024-03-14T18:00:41Z
dc.date.available2024-08-22T12:03:00Z
dc.date.issued2024
dc.identifier.issn0018-9383
dc.identifier.otherWOS:001167052400002
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/43669.2
dc.sourceWOS
dc.titleDesign Technology Co-Optimization for the DRAM Cell Structure With Contact Resistance Variation
dc.typeJournal article
dc.contributor.imecauthorKao, Ethan
dc.contributor.orcidimecKao, Ethan::0000-0003-1662-585X
dc.identifier.doi10.1109/TED.2024.3357615
dc.source.numberofpages7
dc.source.peerreviewyes
dc.source.beginpage1893
dc.source.endpage1899
dc.source.journalIEEE TRANSACTIONS ON ELECTRON DEVICES
dc.source.issue3
dc.source.volume71
imec.availabilityPublished - imec


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following collection(s)

Show simple item record

VersionItemDateSummary

*Selected version