Design Technology Co-Optimization for the DRAM Cell Structure With Contact Resistance Variation
dc.contributor.author | Lee, Jaehyun | |
dc.contributor.author | Asenov, Plamen | |
dc.contributor.author | Rhyner, Reto | |
dc.contributor.author | Kao, Ethan | |
dc.contributor.author | Amoroso, Salvatore M. | |
dc.contributor.author | Brown, Andrew R. | |
dc.contributor.author | Lin, Xi-Wei | |
dc.contributor.author | Moroz, Victor | |
dc.date.accessioned | 2024-08-22T12:03:00Z | |
dc.date.available | 2024-03-14T18:00:41Z | |
dc.date.available | 2024-08-22T12:03:00Z | |
dc.date.issued | 2024 | |
dc.identifier.issn | 0018-9383 | |
dc.identifier.other | WOS:001167052400002 | |
dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/43669.2 | |
dc.source | WOS | |
dc.title | Design Technology Co-Optimization for the DRAM Cell Structure With Contact Resistance Variation | |
dc.type | Journal article | |
dc.contributor.imecauthor | Kao, Ethan | |
dc.contributor.orcidimec | Kao, Ethan::0000-0003-1662-585X | |
dc.identifier.doi | 10.1109/TED.2024.3357615 | |
dc.source.numberofpages | 7 | |
dc.source.peerreview | yes | |
dc.source.beginpage | 1893 | |
dc.source.endpage | 1899 | |
dc.source.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | |
dc.source.issue | 3 | |
dc.source.volume | 71 | |
imec.availability | Published - imec |
Files in this item
Files | Size | Format | View |
---|---|---|---|
There are no files associated with this item. |