Show simple item record

dc.contributor.authorPei, Zhenlin
dc.contributor.authorLiu, Hsiao-Hsuan
dc.contributor.authorMayahinia, Mahta
dc.contributor.authorTahoori, Mehdi B.
dc.contributor.authorCatthoor, Francky
dc.contributor.authorTokei, Zsolt
dc.contributor.authorAbdi, Dawit
dc.contributor.authorMyers, James
dc.contributor.authorPan, Chenyun
dc.date.accessioned2024-10-09T07:35:08Z
dc.date.available2024-09-04T17:46:25Z
dc.date.available2024-10-09T07:35:08Z
dc.date.issued2024
dc.identifier.issn1549-8328
dc.identifier.otherWOS:001297209200001
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/44403.2
dc.sourceWOS
dc.titleUltra-Scaled E-Tree-Based SRAM Design and Optimization With Interconnect Focus
dc.typeJournal article
dc.contributor.imecauthorLiu, Hsiao-Hsuan
dc.contributor.imecauthorCatthoor, Francky
dc.contributor.imecauthorTokei, Zsolt
dc.contributor.imecauthorAbdi, Dawit
dc.contributor.imecauthorMyers, James
dc.contributor.orcidimecCatthoor, Francky::0000-0002-3599-8515
dc.contributor.orcidimecTokei, Zsolt::0000-0003-3545-3424
dc.contributor.orcidimecAbdi, Dawit::0000-0002-3598-8798
dc.identifier.doi10.1109/TCSI.2024.3438164
dc.source.numberofpages14
dc.source.peerreviewyes
dc.source.beginpage4597
dc.source.endpage4610
dc.source.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS
dc.source.issue10
dc.source.volume71
imec.availabilityPublished - imec
dc.description.wosFundingTextThis work was supported in part by the Inter university Microelectronics Centre (IMEC), in part by the Advanced Scientific Computing Research(ASCR) Program of U.S. Department of Energy (DOE) under Award DE-SC0022881, and in part by the National Science Foundation (NSF) under Grant CCF-2219753.


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following collection(s)

Show simple item record

VersionItemDateSummary

*Selected version