dc.contributor.author | Medina, Rafael | |
dc.contributor.author | Ansaloni, Giovanni | |
dc.contributor.author | Zapater, Marina | |
dc.contributor.author | Levisse, Alexandre | |
dc.contributor.author | Alinezhad Chamazcoti, Saeideh | |
dc.contributor.author | Evenblij, Timon | |
dc.contributor.author | Biswas, Dwaipayan | |
dc.contributor.author | Catthoor, Francky | |
dc.contributor.author | Atienza, David | |
dc.date.accessioned | 2024-12-16T15:47:17Z | |
dc.date.available | 2024-11-18T16:46:37Z | |
dc.date.available | 2024-12-16T15:47:17Z | |
dc.date.issued | 2024 | |
dc.identifier.issn | 0278-0070 | |
dc.identifier.other | WOS:001350762100075 | |
dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/44800.2 | |
dc.source | WOS | |
dc.title | Bank on Compute-Near-Memory: Design Space Exploration of Processing-Near-Bank Architectures | |
dc.type | Journal article | |
dc.contributor.imecauthor | Alinezhad Chamazcoti, Saeideh | |
dc.contributor.imecauthor | Evenblij, Timon | |
dc.contributor.imecauthor | Biswas, Dwaipayan | |
dc.contributor.imecauthor | Catthoor, Francky | |
dc.contributor.orcidimec | Alinezhad Chamazcoti, Saeideh::0000-0002-0097-6375 | |
dc.contributor.orcidimec | Evenblij, Timon::0000-0002-5337-0617 | |
dc.contributor.orcidimec | Biswas, Dwaipayan::0000-0002-1087-3433 | |
dc.contributor.orcidimec | Catthoor, Francky::0000-0002-3599-8515 | |
dc.date.embargo | 2024-11-06 | |
dc.identifier.doi | 10.1109/TCAD.2024.3442989 | |
dc.source.numberofpages | 13 | |
dc.source.peerreview | yes | |
dc.source.beginpage | 4117 | |
dc.source.endpage | 4129 | |
dc.source.journal | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS | |
dc.source.issue | 11 | |
dc.source.volume | 43 | |
imec.availability | Published - open access | |
dc.description.wosFundingText | This work was supported in part by the Joint Research Grant for ESL-EPFL by IMEC; in part by the ECH2020 FVLLMONTI Project under Grant 101016776; in part by theACCESS-AI Chip Center for Emerging Smart Systems, sponsored by InnoHK funding, Hong Kong, SAR; and in part by the Swiss State Secretariat for Education, Research, and Innovation (SERI) through the Swiss Chips Research Project. This article was presented at the International Conference on Hardware/Software Co design and System Synthesis (CODES + ISSS)2024 and appeared as part of the ESWEEK-TCAD Special Issue. This article was recommended by Associate Editor S. Dailey. | |