Show simple item record

dc.contributor.authorBorremans, Jonathan
dc.contributor.authorVengattaramane, Kameswaran
dc.contributor.authorCraninckx, Jan
dc.date.accessioned2021-10-18T15:23:48Z
dc.date.available2021-10-18T15:23:48Z
dc.date.issued2010
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/16776
dc.sourceIIOimport
dc.titleA 6fJ/step, 5.5ps time-to-digital converter for a digital PLL in 40nm digital LP CMOS
dc.typeProceedings paper
dc.contributor.imecauthorCraninckx, Jan
dc.contributor.orcidimecCraninckx, Jan::0000-0002-3980-0203
dc.source.peerreviewno
dc.source.beginpage417
dc.source.endpage420
dc.source.conferenceIEEE Radio Frequency Integrated Circuits Conference - RFIC
dc.source.conferencedate23/05/2010
dc.source.conferencelocationAnaheim, CA USA
imec.availabilityPublished - imec


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following collection(s)

Show simple item record