dc.contributor.author | Borremans, Jonathan | |
dc.contributor.author | Vengattaramane, Kameswaran | |
dc.contributor.author | Craninckx, Jan | |
dc.date.accessioned | 2021-10-18T15:23:48Z | |
dc.date.available | 2021-10-18T15:23:48Z | |
dc.date.issued | 2010 | |
dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/16776 | |
dc.source | IIOimport | |
dc.title | A 6fJ/step, 5.5ps time-to-digital converter for a digital PLL in 40nm digital LP CMOS | |
dc.type | Proceedings paper | |
dc.contributor.imecauthor | Craninckx, Jan | |
dc.contributor.orcidimec | Craninckx, Jan::0000-0002-3980-0203 | |
dc.source.peerreview | no | |
dc.source.beginpage | 417 | |
dc.source.endpage | 420 | |
dc.source.conference | IEEE Radio Frequency Integrated Circuits Conference - RFIC | |
dc.source.conferencedate | 23/05/2010 | |
dc.source.conferencelocation | Anaheim, CA USA | |
imec.availability | Published - imec | |