Notice
This item has not yet been validated by imec staff.
Notice
This is not the latest version of this item. The latest version can be found at: https://imec-publications.be/handle/20.500.12860/39569.2
Program charge interference and mitigation in vertically scaled single and multiple-channel 3D NAND flash memory
dc.contributor.author | Verreck, D. | |
dc.contributor.author | Arreghini, A. | |
dc.contributor.author | Van den Bosch, G. | |
dc.contributor.author | Furnemont, A. | |
dc.contributor.author | Rosmeulen, M. | |
dc.date.accessioned | 2022-04-04T02:09:03Z | |
dc.date.available | 2022-04-04T02:09:03Z | |
dc.date.issued | 2021 | |
dc.identifier.issn | 1946-1569 | |
dc.identifier.other | WOS:000766985400064 | |
dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/39569 | |
dc.source | WOS | |
dc.title | Program charge interference and mitigation in vertically scaled single and multiple-channel 3D NAND flash memory | |
dc.type | Proceedings paper | |
dc.contributor.imecauthor | Verreck, D. | |
dc.contributor.imecauthor | Arreghini, A. | |
dc.contributor.imecauthor | Van den Bosch, G. | |
dc.contributor.imecauthor | Furnemont, A. | |
dc.contributor.imecauthor | Rosmeulen, M. | |
dc.identifier.doi | 10.1109/SISPAD54002.2021.9592552 | |
dc.identifier.eisbn | 978-1-6654-0685-7 | |
dc.source.numberofpages | 4 | |
dc.source.peerreview | yes | |
dc.source.beginpage | 272 | |
dc.source.endpage | 275 | |
dc.source.conference | International Conference on Simulation of Semiconductor Processes and Devices (SISPAD) | |
dc.source.conferencedate | SEP 27-29, 2021 | |
dc.source.conferencelocation | Dallas | |
imec.availability | Under review |
Files in this item
Files | Size | Format | View |
---|---|---|---|
There are no files associated with this item. |