Notice

This item has not yet been validated by imec staff.

Notice

This is not the latest version of this item. The latest version can be found at: https://imec-publications.be/handle/20.500.12860/39598.3

Show simple item record

dc.contributor.authorRawat, Amita
dc.contributor.authorBhuwalka, Krishna K.
dc.contributor.authorMatagne, Philippe
dc.contributor.authorVermeersch, Bjorn
dc.contributor.authorWu, Hao
dc.contributor.authorHellings, Geert
dc.contributor.authorRyckaert, Julien
dc.contributor.authorLiu, Changze
dc.date.accessioned2022-04-14T09:51:24Z
dc.date.available2022-04-08T02:10:43Z
dc.date.available2022-04-14T09:51:24Z
dc.date.issued2021
dc.identifier.issn1930-8833
dc.identifier.otherWOS:000766309500010
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/39598.2
dc.sourceWOS
dc.titlePerformance Trade-Off Scenarios for GAA Nanosheet FETs Considering Inner- spacers and Epi-induced Stress: Understanding & Mitigating Process Risks
dc.typeProceedings paper
dc.contributor.imecauthorRawat, Amita
dc.contributor.imecauthorMatagne, Philippe
dc.contributor.imecauthorVermeersch, Bjorn
dc.contributor.imecauthorHellings, Geert
dc.contributor.orcidimecVermeersch, Bjorn::0000-0001-8640-672X
dc.contributor.orcidimecHellings, Geert::0000-0002-5376-2119
dc.identifier.doi10.1109/ESSCIRC53450.2021.9567879
dc.identifier.eisbn978-1-6654-3751-6
dc.source.numberofpages4
dc.source.peerreviewyes
dc.source.beginpage55
dc.source.endpage58
dc.source.conference47th IEEE European Solid State Circuits Conference (ESSCIRC)
dc.source.conferencedateSEP 13-22, 2021
dc.source.conferencelocationGrenoble, France
dc.source.journalESSCIRC 2021 - IEEE 47th European Solid State Circuits Conference (ESSCIRC)
imec.availabilityUnder review


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following collection(s)

Show simple item record

VersionItemDateSummary

*Selected version