Notice

This item has not yet been validated by imec staff.

Notice

This is not the latest version of this item. The latest version can be found at: https://imec-publications.be/handle/20.500.12860/40291.3

Show simple item record

dc.contributor.authorWu, Lizhou
dc.contributor.authorRao, Siddharth
dc.contributor.authorTaouil, Mottaqiallah
dc.contributor.authorMarinissen, Erik Jan
dc.contributor.authorHamdioui, Said
dc.contributor.authorKar, Gouri Sankar
dc.date.accessioned2022-08-29T08:48:23Z
dc.date.available2022-08-23T02:32:57Z
dc.date.available2022-08-29T08:48:23Z
dc.date.issued2022
dc.identifier.issn0018-9340
dc.identifier.otherWOS:000838669200017
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/40291.2
dc.sourceWOS
dc.titleCharacterization, Modeling, and Test of Intermediate State Defects in STT-MRAMs
dc.typeJournal article
dc.contributor.imecauthorRao, Siddharth
dc.contributor.imecauthorMarinissen, Erik Jan
dc.contributor.imecauthorKar, Gouri Sankar
dc.contributor.orcidimecRao, Siddharth::0000-0001-6161-3052
dc.contributor.orcidimecMarinissen, Erik Jan::0000-0002-5058-8303
dc.identifier.doi10.1109/TC.2021.3125228
dc.source.numberofpages15
dc.source.peerreviewyes
dc.source.beginpage2219
dc.source.endpage2233
dc.source.journalIEEE TRANSACTIONS ON COMPUTERS
dc.source.issue9
dc.source.volume71
imec.availabilityUnder review


Files in this item

Thumbnail

This item appears in the following collection(s)

Show simple item record

VersionItemDateSummary

*Selected version