Show simple item record

dc.contributor.authorChen, Rongmei
dc.contributor.authorChen, Lin
dc.contributor.authorLiang, Jie
dc.contributor.authorCheng, Yuanqing
dc.contributor.authorElloumi, Souhir
dc.contributor.authorLee, Jaehyun
dc.contributor.authorXu, Kangwei
dc.contributor.authorGeorgiev, Vihar P.
dc.contributor.authorNi, Kai
dc.contributor.authorDebacker, Peter
dc.contributor.authorAsenov, Asen
dc.contributor.authorTodri-Sanial, Aida
dc.date.accessioned2023-05-04T13:22:57Z
dc.date.available2023-05-04T13:22:57Z
dc.date.issued2022
dc.identifier.issn1063-8210
dc.identifier.otherWOS:000758733800001
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/41561
dc.sourceWOS
dc.titleCarbon Nanotube SRAM in 5-nm Technology Node Design, Optimization, and Performance Evaluation--Part I: CNFET Transistor Optimization
dc.typeJournal article
dc.contributor.imecauthorChen, Rongmei
dc.contributor.imecauthorDebacker, Peter
dc.contributor.orcidextLiang, Jie::0000-0002-0595-8598
dc.contributor.orcidextCheng, Yuanqing::0000-0003-2477-314X
dc.contributor.orcidextXu, Kangwei::0000-0003-4221-6830
dc.contributor.orcidextGeorgiev, Vihar P.::0000-0001-6473-2508
dc.contributor.orcidextTodri-Sanial, Aida::0000-0001-8573-2910
dc.contributor.orcidimecDebacker, Peter::0000-0003-3825-5554
dc.date.embargo2023-05-04
dc.identifier.doi10.1109/TVLSI.2022.3146125
dc.source.numberofpages8
dc.source.peerreviewyes
dc.source.beginpage432
dc.source.endpage439
dc.source.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
dc.source.issue4
dc.source.volume30
imec.availabilityPublished - open access
dc.description.wosFundingTextThis work was supported in part by the European Commission H2020 CONNECT Project (http://www.connect-h2020.eu/) under Grant 688612 and in part by the Marie Sklodowska-Curie Individual Fellowship under Grant 894805, H-3D-SOC.


Files in this item

Thumbnail

This item appears in the following collection(s)

Show simple item record