dc.contributor.author | Niu, Shengpu | |
dc.contributor.author | Lambrecht, Joris | |
dc.contributor.author | Wang, Cheng | |
dc.contributor.author | Verplaetse, Michiel | |
dc.contributor.author | Gu, Ye | |
dc.contributor.author | Coudyzer, Gertjan | |
dc.contributor.author | Yin, Xin | |
dc.date.accessioned | 2025-04-29T09:01:21Z | |
dc.date.available | 2024-07-16T18:13:21Z | |
dc.date.available | 2024-07-31T10:24:52Z | |
dc.date.available | 2025-04-29T09:01:21Z | |
dc.date.issued | 2025 | |
dc.identifier.issn | 0018-9200 | |
dc.identifier.other | WOS:001263389200001 | |
dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/44164.3 | |
dc.source | WOS | |
dc.title | A 200-256-GS/s Current-Mode 4-Way Interleaved Sampling Front-End With Over 67-GHz Bandwidth Using a Slew-Rate Insensitive Clocking Scheme | |
dc.type | Journal article | |
dc.contributor.imecauthor | Niu, Shengpu | |
dc.contributor.imecauthor | Lambrecht, Joris | |
dc.contributor.imecauthor | Wang, Cheng | |
dc.contributor.imecauthor | Verplaetse, Michiel | |
dc.contributor.imecauthor | Gu, Ye | |
dc.contributor.imecauthor | Coudyzer, Gertjan | |
dc.contributor.imecauthor | Yin, Xin | |
dc.contributor.orcidimec | Niu, Shengpu::0000-0002-0212-6876 | |
dc.contributor.orcidimec | Lambrecht, Joris::0000-0001-8291-0339 | |
dc.contributor.orcidimec | Wang, Cheng::0000-0002-8786-4770 | |
dc.contributor.orcidimec | Verplaetse, Michiel::0000-0002-8941-3797 | |
dc.contributor.orcidimec | Gu, Ye::0000-0002-4903-5170 | |
dc.contributor.orcidimec | Coudyzer, Gertjan::0000-0002-3915-394X | |
dc.contributor.orcidimec | Yin, Xin::0000-0002-9672-6652 | |
dc.date.embargo | 2025-01-02 | |
dc.identifier.doi | 10.1109/JSSC.2024.3416528 | |
dc.source.numberofpages | 16 | |
dc.source.peerreview | yes | |
dc.source.beginpage | 244 | |
dc.source.endpage | 259 | |
dc.source.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | |
dc.source.issue | 1 | |
dc.source.volume | 60 | |
imec.availability | Published - open access | |
dc.description.wosFundingText | This work was supported inpart by the imec High-Speed Transceiver and Coherent Transceiver Programs,European Union (EU)-Funded H2020 Projects POETICS (CoPackaging ofTerabit direct-detection and coherent Optical Engines and switching circuitsin mulTI-Chip moduleS for Datacenter networks and the 5G optical fronthaul)under Grant 871769; in part by the Special Research Fund (BOF) of Ghent University; and in part by the Research Foundation Flanders (FWO). | |