Publication:

Shallow junctions for sub-100 nm CMOS technology

Date

 
dc.contributor.authorMeyssen, Veerle
dc.contributor.authorStolk, Peter
dc.contributor.authorvan Zijl, Jeroen
dc.contributor.authorvan Berkum, Jurgen
dc.contributor.authorvan de Wijgert, Willem
dc.contributor.authorLindsay, Richard
dc.contributor.authorDachs, Charles
dc.contributor.authorMannino, Giovanni
dc.contributor.authorCowern, Nick
dc.date.accessioned2021-10-14T18:35:35Z
dc.date.available2021-10-14T18:35:35Z
dc.date.embargo9999-12-31
dc.date.issued2001
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/5890
dc.source.beginpageJ.3.5.1
dc.source.conferenceSi Front-End Processing - Physics and Technology of Dopant-Defect Interactions III
dc.source.conferencedate17/04/2001
dc.source.conferencelocationSan Francisco, CA USA
dc.source.endpageJ3.5.6
dc.title

Shallow junctions for sub-100 nm CMOS technology

dc.typeProceedings paper
dspace.entity.typePublication
Files

Original bundle

Name:
6583.pdf
Size:
447.67 KB
Format:
Adobe Portable Document Format
Publication available in collections: