Publication:

Effect of Traps in Si/SiGe NPN Selectors for Cross-Point Memory Array Architecture

Date

 
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0002-3220-8856
cris.virtual.orcid0000-0002-7422-079X
cris.virtual.orcid0000-0001-7862-5973
cris.virtual.orcid0000-0003-3995-0292
cris.virtual.orcid0009-0003-2798-8290
cris.virtual.orcid0000-0002-1276-2278
cris.virtual.orcid0000-0002-3555-9838
cris.virtual.orcid0000-0002-2334-3976
cris.virtual.orcid0009-0003-8372-3713
cris.virtual.orcid0000-0003-3513-6058
cris.virtual.orcid0000-0001-6436-9593
cris.virtual.orcid#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0002-4561-348X
cris.virtual.orcid0000-0001-5557-8879
cris.virtualsource.department10ce60b7-b300-4aba-b6ab-94214c1ed866
cris.virtualsource.department821dc741-8843-4d53-8e1d-6f543228a740
cris.virtualsource.department9e3a2179-b187-48c3-adbd-8d5003d288fd
cris.virtualsource.departmentcb5e53b9-7316-4010-af61-65451216be66
cris.virtualsource.departmenteae1f049-dca8-4893-a728-59eed45a2414
cris.virtualsource.department649f2a57-1fe8-402c-b527-4c3f499c1df1
cris.virtualsource.department81399b25-2ddd-4a8e-944e-3484df6c710c
cris.virtualsource.department6c2094f0-3ec5-4ede-a6d2-6de0d5a1201a
cris.virtualsource.department44fe3a43-9083-4de3-9984-dbcf8e720676
cris.virtualsource.department2d7dd015-fa43-4fbb-89fc-68f144075506
cris.virtualsource.department27aacf70-ebb6-4934-9ebb-7db8dfb632c6
cris.virtualsource.department169042dc-ef52-4e63-84b3-d182f6171fa2
cris.virtualsource.departmentab06d4dd-ff81-4c63-9efc-b4b585fe7242
cris.virtualsource.department3681846b-d800-4ad9-807a-98f249ce1266
cris.virtualsource.orcid10ce60b7-b300-4aba-b6ab-94214c1ed866
cris.virtualsource.orcid821dc741-8843-4d53-8e1d-6f543228a740
cris.virtualsource.orcid9e3a2179-b187-48c3-adbd-8d5003d288fd
cris.virtualsource.orcidcb5e53b9-7316-4010-af61-65451216be66
cris.virtualsource.orcideae1f049-dca8-4893-a728-59eed45a2414
cris.virtualsource.orcid649f2a57-1fe8-402c-b527-4c3f499c1df1
cris.virtualsource.orcid81399b25-2ddd-4a8e-944e-3484df6c710c
cris.virtualsource.orcid6c2094f0-3ec5-4ede-a6d2-6de0d5a1201a
cris.virtualsource.orcid44fe3a43-9083-4de3-9984-dbcf8e720676
cris.virtualsource.orcid2d7dd015-fa43-4fbb-89fc-68f144075506
cris.virtualsource.orcid27aacf70-ebb6-4934-9ebb-7db8dfb632c6
cris.virtualsource.orcid169042dc-ef52-4e63-84b3-d182f6171fa2
cris.virtualsource.orcidab06d4dd-ff81-4c63-9efc-b4b585fe7242
cris.virtualsource.orcid3681846b-d800-4ad9-807a-98f249ce1266
dc.contributor.authorRoy, Sandipta
dc.contributor.authorRavsher, Taras
dc.contributor.authorYengula Venkata Ramana, Bhuvaneshwari
dc.contributor.authorLabbate, Loris Angelo
dc.contributor.authorFantini, Andrea
dc.contributor.authorLoo, Roger
dc.contributor.authorFranchina Vergel, Nathali
dc.contributor.authorDara, Praveen
dc.contributor.authorPorret, Clément
dc.contributor.authorJossart, Nico
dc.contributor.authorWostyn, Kurt
dc.contributor.authorCouet, Sebastien
dc.contributor.authorMitard, Jerome
dc.contributor.authorGoux, Ludovic
dc.date.accessioned2026-01-22T15:58:59Z
dc.date.available2026-01-22T15:58:59Z
dc.date.createdwos2025-10-05
dc.date.issued2025-09-25
dc.description.abstractA latch-up bipolar junction transistor (BJT) selector device for memory crossbar architecture was fabricated using p+–Si 1−x Gex as floating base sandwiched between n+-Si layers. The Ge concentration in the SiGe layers has varied between 25% and 40% and the base thickness between 25 and 35nm. The stack was etched with diameter of the device varied from 50 to 150nm. Finally, the devices were encapsulated using different materials. By using end of line (EOL) high-pressure (HP) H2 annealing, the latch-up voltage ( Von) reduced from 2.75 to 2.2 V (for 150-nm device diameter) and the nonlinearity (NL = ratio of currents at Von+100 mV and that at the half of operating voltage) improved from 104 to 3×104 . This behavior was also studied by 1-D technology computer aided design (TCAD) simulation by introducing traps in the device. Traps at the floating base cause loss of hole, resulting in increased latch-up voltage and elevated leakage current. AlOx and SiNx offer superior passivation to deposited SiO2, enhancing device performance. The device demonstrates excellent performance, achieving a low Von of 2.2 V, exceptional endurance exceeding 1010 cycles (under 0–3 V stress for 100 ns), and a high on-state current density of 14MA/cm2 at 3 V. The results demonstrate the viability of the fabricated n-type/p-type/n-type (NPN) device as a high-endurance selector for crossbar memory architectures.
dc.identifier.doi10.1109/TED.2025.3612344
dc.identifier.issn0018-9383
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/58713
dc.language.isoeng
dc.provenance.editstepusergreet.vanhoof@imec.be
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
dc.source.beginpage5995
dc.source.endpage6000
dc.source.issue11
dc.source.journalIEEE TRANSACTIONS ON ELECTRON DEVICES
dc.source.numberofpages6
dc.source.volume72
dc.subject.keywordsPASSIVATION
dc.title

Effect of Traps in Si/SiGe NPN Selectors for Cross-Point Memory Array Architecture

dc.typeJournal article
dspace.entity.typePublication
imec.internal.crawledAt2025-10-22
imec.internal.sourcecrawler
Files
Publication available in collections: