Publication:
An 8-Lane 58 Gb/s/lane 0.66 pJ/bit Modulator Driver Electrical-IC for a 3-D Integrated Silicon Photonic Transmitter in 22 nm FD-SOI Process
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.orcid | 0000-0002-3269-5869 | |
| cris.virtual.orcid | 0000-0002-3883-4452 | |
| cris.virtual.orcid | 0000-0001-7319-8132 | |
| cris.virtual.orcid | 0000-0003-0896-2514 | |
| cris.virtual.orcid | 0009-0000-3734-5473 | |
| cris.virtual.orcid | 0000-0001-7947-8098 | |
| cris.virtualsource.department | 0b11fc38-ffd8-4d2b-941a-00afa05fb0f7 | |
| cris.virtualsource.department | ef7da19f-c7c9-4c81-b0ef-59d5b1ceb7e9 | |
| cris.virtualsource.department | 2f5b3e75-5f6a-4499-9611-c231e9f91c94 | |
| cris.virtualsource.department | b2b0a781-298f-4c2e-a6a1-1e4ecf80f6d7 | |
| cris.virtualsource.department | 86cff1db-556b-4a98-8762-147efdb159cb | |
| cris.virtualsource.department | 8cc84abf-ca47-418d-b9f4-844fc78f8227 | |
| cris.virtualsource.orcid | 0b11fc38-ffd8-4d2b-941a-00afa05fb0f7 | |
| cris.virtualsource.orcid | ef7da19f-c7c9-4c81-b0ef-59d5b1ceb7e9 | |
| cris.virtualsource.orcid | 2f5b3e75-5f6a-4499-9611-c231e9f91c94 | |
| cris.virtualsource.orcid | b2b0a781-298f-4c2e-a6a1-1e4ecf80f6d7 | |
| cris.virtualsource.orcid | 86cff1db-556b-4a98-8762-147efdb159cb | |
| cris.virtualsource.orcid | 8cc84abf-ca47-418d-b9f4-844fc78f8227 | |
| dc.contributor.author | Szilagyi, Laszlo | |
| dc.contributor.author | Pawlak, Bartek J. | |
| dc.contributor.author | Pauwels, Luc | |
| dc.contributor.author | Bex, Pieter | |
| dc.contributor.author | Marchese, Chiara | |
| dc.contributor.author | Lepage, Guy | |
| dc.contributor.author | Ban, Yoojin | |
| dc.contributor.author | Velenis, Dimitrios | |
| dc.contributor.author | Argyris, Nikos | |
| dc.contributor.author | Kalavrouziotis, Dimitrios | |
| dc.contributor.author | Tokas, Konstantinos | |
| dc.contributor.author | Bakopoulos, Paraskevas | |
| dc.date.accessioned | 2026-03-16T14:43:02Z | |
| dc.date.available | 2026-03-16T14:43:02Z | |
| dc.date.createdwos | 2025-11-11 | |
| dc.date.issued | 2025 | |
| dc.description.abstract | A modulator driver circuit for electro-absorbtion modulators (EAMs) is designed in 22 nm FD-SOI technology as part of the electrical integrated circuit (EIC) of a 3D-integrated 8 -lane silicon photonic (SiPh) transmitter. The high driving voltage EAMs require, exceeding the breakdown voltage of the process is achieved by using stacked switches within the floating substrates of the SOI process. The high bitrate signal is delivered via level-shifters and pre-amplifiers to the high-voltage output stage. Limiting amplifiers and inductive peaking techniques are employed to increase the data rate (DR). Die level measurements show 1.87 Vpp voltage swing with a 2 V supply at 58 Gb/s where the transmission is still error-free (BER<10−12). Optical measurements on the 3-D-hybrid integrated EIC with a photonic IC (PIC) show 50 Gb/s/ lane signal output. As a result of the implemented switching output stage, the overall EIC energy efficiency for the 8 lanes is as low as 0.66pJ/ bit for 58 Gb/s and 0.76pJ/ bit for 50 Gb/s. | |
| dc.description.wosFundingText | This work was supported by European Commission via the H2020 project SiPho-G (101017194). | |
| dc.identifier.doi | 10.1109/rfic61188.2025.11082778 | |
| dc.identifier.isbn | 979-8-3315-1412-9 | |
| dc.identifier.issn | 1529-2517 | |
| dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/58847 | |
| dc.language.iso | eng | |
| dc.provenance.editstepuser | greet.vanhoof@imec.be | |
| dc.publisher | IEEE | |
| dc.source.beginpage | 267 | |
| dc.source.conference | IEEE Radio Frequency Integrated Circuits Symposium (RFIC) | |
| dc.source.conferencedate | 2025-06-15 | |
| dc.source.conferencelocation | San Francisco | |
| dc.source.endpage | 270 | |
| dc.source.journal | 2025 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, RFIC | |
| dc.source.numberofpages | 4 | |
| dc.title | An 8-Lane 58 Gb/s/lane 0.66 pJ/bit Modulator Driver Electrical-IC for a 3-D Integrated Silicon Photonic Transmitter in 22 nm FD-SOI Process | |
| dc.type | Proceedings paper | |
| dspace.entity.type | Publication | |
| imec.internal.crawledAt | 2025-11-20 | |
| imec.internal.source | crawler | |
| Files | ||
| Publication available in collections: |