Publication:

Extendable E2I-TEST for Chiplet-based Inter-die Interconnects

 
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0002-5058-8303
cris.virtual.orcid0000-0001-7325-8836
cris.virtualsource.department8a303854-e9b4-460a-b79d-03df3b3c4394
cris.virtualsource.department52be9e5e-be21-4e16-bad5-1335c497e6fd
cris.virtualsource.orcid8a303854-e9b4-460a-b79d-03df3b3c4394
cris.virtualsource.orcid52be9e5e-be21-4e16-bad5-1335c497e6fd
dc.contributor.authorChuang, Po-Yao
dc.contributor.authorMarinissen, Erik Jan
dc.date.accessioned2026-05-07T09:40:57Z
dc.date.available2026-05-07T09:40:57Z
dc.date.createdwos2025-10-10
dc.date.issued2025
dc.description.abstractChiplet-based multi-die packages (a.k.a. 2.5D- and 3D-ICs) implement large amounts of inter-die interconnects with micro-bumps. To achieve uniform heights, these micro-bumps are typically placed in large rectangular or hexagonal arrays. These interconnects are prone to manufacturing defects. In this paper, we review E2I-TEST, an effective, efficient, and aliasing-free test generation method designed to detect short and open defects in die-to-die interconnects using only 16 test patterns, independent of the number of interconnects. The original E2I-TEST only considers 3D interconnects, such as micro-bumps and TSVs. It assumed that the two stacked dies share the same micro-bump map and have identical neighborhoods, where the interconnect neighborhood is defined by the physical adjacency of micro-bumps. Therefore, this paper proposes an enhancement to E2I-TEST that extends its applicability to more complex packaging configurations. This improved approach includes an automated generation flow based on E2I-TEST by accounting all physical adjacencies between interposer wires, TSVs, and micro-bump arrays. As a result, the extendable E2I-TEST significantly reduces the number of test patterns required compared to traditional interconnect test generation methods. In our experiments on a hypothetical 2.5D design, the proposed method achieved a 55% reduction in the number of test patterns compared to conventional approaches.
dc.identifier.doi10.1109/ETS63895.2025.11049637
dc.identifier.isbn979-8-3315-9451-0
dc.identifier.issn1530-1877
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/59371
dc.language.isoeng
dc.provenance.editstepusergreet.vanhoof@imec.be
dc.publisherIEEE
dc.source.conferenceIEEE European Test Symposium (ETS)
dc.source.conferencedate2025-05-26
dc.source.conferencelocationTallinn
dc.source.journal2025 IEEE EUROPEAN TEST SYMPOSIUM, ETS
dc.source.numberofpages6
dc.title

Extendable E2I-TEST for Chiplet-based Inter-die Interconnects

dc.typeProceedings paper
dspace.entity.typePublication
imec.internal.crawledAt2025-10-22
imec.internal.sourcecrawler
Files

Original bundle

Name:
Extendable_E2I-TEST_for_Chiplet-based_Inter-die_Interconnects.pdf
Size:
11.39 MB
Format:
Adobe Portable Document Format
Description:
Published
Publication available in collections: