Publication:

An Efficient, Dynamically Adjustable, Multipurpose Ultrasound Digitizer Array in 40 nm CMOS

 
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtualsource.department4b8edeca-ab30-4295-a9f5-efd78389e7f5
cris.virtualsource.orcid4b8edeca-ab30-4295-a9f5-efd78389e7f5
dc.contributor.authorPelzers, Kevin
dc.contributor.authorXin, Haoming
dc.contributor.authorCantatore, Eugenio
dc.contributor.authorHarpe, Pieter
dc.contributor.imecauthorXin, Haoming
dc.date.accessioned2024-12-08T16:49:44Z
dc.date.available2024-12-08T16:49:44Z
dc.date.issued2025
dc.description.abstractIn this work, a test chip for a 32 channel ultrasound imaging digitizer for intra-cardiac echocardiography is presented. The focus of this design is on area- and power efficiency, as well as multi-purpose usage for various catheters. It contains 32 individual analog front-ends and 12 bit SAR ADCs operating at 40MS/s to enable off-chip digital beamforming. The analog front-end is programmable in power, bandwidth, gain and can be partially bypassed. The front-end bypass and slew-rate can be dynamically adjusted to save power during a receive period. On-chip supply regulation is included, which can be duty-cycled between receive periods to power down the system and save power. This leads to a power supply consumption between 4.5 and 14.1mW when always on, or between 0.37 and 1.15mW when duty-cycling at an 8% ratio. When operating at maximum power, an SFDR of 57.5dB and SNR of 56.1dB are achieved.The ADC performance can optionally be improved by clocking the array in 4 separate clock phases, resulting in lower peak currents, less power supply disturbance and an overall linearity improvement of 6dB. The 32 channel array occupies 1mm2 including decoupling capacitance, combining low area and low power operation.
dc.description.wosFundingTextThis work was supported in part by the Electronic Components and Systems for European Leadership (ECSEL) Joint Undertaking through the Position-II Project under Grant Ecsel-783132-Position-II-2017-IA.
dc.identifier.doi10.1109/TCSI.2024.3498343
dc.identifier.issn1549-8328
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/44956
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
dc.source.beginpage3935
dc.source.endpage3946
dc.source.issue8
dc.source.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS
dc.source.numberofpages12
dc.source.volume72
dc.subject.keywordsREAL-TIME
dc.subject.keywords2-D ARRAY
dc.subject.keywordsADC
dc.subject.keywordsBEAMFORMER
dc.subject.keywordsCATHETER
dc.title

An Efficient, Dynamically Adjustable, Multipurpose Ultrasound Digitizer Array in 40 nm CMOS

dc.typeJournal article
dspace.entity.typePublication
Files
Publication available in collections: