Publication:

Monolithic-CFET with Direct Backside Contact to Source/Drain and Backside Dielectric Isolation

 
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0001-7961-9727
cris.virtual.orcid#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0002-1944-9970
cris.virtual.orcid0000-0001-7429-7570
cris.virtual.orcid0009-0009-8055-5703
cris.virtual.orcid0000-0002-2737-8391
cris.virtual.orcid0009-0008-7831-564X
cris.virtual.orcid#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0002-9054-4591
cris.virtual.orcid0009-0000-1138-938X
cris.virtual.orcid0000-0002-0826-9165
cris.virtual.orcid0000-0002-0662-7926
cris.virtual.orcid0009-0005-2886-5895
cris.virtual.orcid0000-0002-8761-5213
cris.virtual.orcid0000-0003-2890-0388
cris.virtual.orcid0009-0006-8910-750X
cris.virtual.orcid0009-0009-4534-2980
cris.virtual.orcid0000-0002-3684-5959
cris.virtual.orcid#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0002-7422-079X
cris.virtualsource.departmentd70ee97b-1cd7-4648-9ef2-ac106b21dfb5
cris.virtualsource.department095301cb-4bbe-400e-9e43-5013fd420d41
cris.virtualsource.department88831482-1987-4d4c-874a-cbb016b50086
cris.virtualsource.department07aba315-d17f-44ec-a8a8-d4fedf1a8b96
cris.virtualsource.department10037346-c831-422a-bc71-4afbbe956440
cris.virtualsource.department9001e047-1419-49a0-b570-77d3b3d796f9
cris.virtualsource.department046a4037-4001-4b14-a082-e7938355f1f1
cris.virtualsource.departmentce597ec5-f3fe-4966-abe1-6be960eae362
cris.virtualsource.department0ee8d452-25c2-4440-8908-f4aaeeec9cd5
cris.virtualsource.department68e84002-2779-4ee0-ac9f-cc8fd3a547b7
cris.virtualsource.department631cd095-bf2a-4dde-b9c6-cd240a405a24
cris.virtualsource.department4542ebbe-49c6-48f1-82a1-08be385a28ba
cris.virtualsource.department6f2b0009-1f7a-4082-9165-16f265f23928
cris.virtualsource.department385e9959-f3a2-4f98-af98-96c32b2bc006
cris.virtualsource.department23ab4d34-06a5-49b7-a9f7-dc9611089503
cris.virtualsource.department6c5b094e-c58d-4446-957a-51206804064f
cris.virtualsource.departmentba87b133-699c-4935-9ef5-6e7af21c459a
cris.virtualsource.department0f6970e3-389f-45a0-9b0b-725086d5a539
cris.virtualsource.department60b9267e-9a65-429f-8fb6-ad1fd61470f7
cris.virtualsource.department821dc741-8843-4d53-8e1d-6f543228a740
cris.virtualsource.orcidd70ee97b-1cd7-4648-9ef2-ac106b21dfb5
cris.virtualsource.orcid095301cb-4bbe-400e-9e43-5013fd420d41
cris.virtualsource.orcid88831482-1987-4d4c-874a-cbb016b50086
cris.virtualsource.orcid07aba315-d17f-44ec-a8a8-d4fedf1a8b96
cris.virtualsource.orcid10037346-c831-422a-bc71-4afbbe956440
cris.virtualsource.orcid9001e047-1419-49a0-b570-77d3b3d796f9
cris.virtualsource.orcid046a4037-4001-4b14-a082-e7938355f1f1
cris.virtualsource.orcidce597ec5-f3fe-4966-abe1-6be960eae362
cris.virtualsource.orcid0ee8d452-25c2-4440-8908-f4aaeeec9cd5
cris.virtualsource.orcid68e84002-2779-4ee0-ac9f-cc8fd3a547b7
cris.virtualsource.orcid631cd095-bf2a-4dde-b9c6-cd240a405a24
cris.virtualsource.orcid4542ebbe-49c6-48f1-82a1-08be385a28ba
cris.virtualsource.orcid6f2b0009-1f7a-4082-9165-16f265f23928
cris.virtualsource.orcid385e9959-f3a2-4f98-af98-96c32b2bc006
cris.virtualsource.orcid23ab4d34-06a5-49b7-a9f7-dc9611089503
cris.virtualsource.orcid6c5b094e-c58d-4446-957a-51206804064f
cris.virtualsource.orcidba87b133-699c-4935-9ef5-6e7af21c459a
cris.virtualsource.orcid0f6970e3-389f-45a0-9b0b-725086d5a539
cris.virtualsource.orcid60b9267e-9a65-429f-8fb6-ad1fd61470f7
cris.virtualsource.orcid821dc741-8843-4d53-8e1d-6f543228a740
dc.contributor.authorVandooren, Anne
dc.contributor.authorStiers, Karen
dc.contributor.authorSheng, Cassie
dc.contributor.authorToledo de Carvalho Cavalcante, Camila
dc.contributor.authorHosseini, Maryam
dc.contributor.authorBatuk, Dmitry
dc.contributor.authorPeng, A.
dc.contributor.authorZhou, X.
dc.contributor.authorMertens, Hans
dc.contributor.authorVeloso, Anabela
dc.contributor.authorMingardi, Andrea
dc.contributor.authorSarkar, Sujan Kumar
dc.contributor.authorSaroj, Rajendra Kumar
dc.contributor.authorD'have, Koen
dc.contributor.authorChiarella, Thomas
dc.contributor.authorBoemmels, Juergen
dc.contributor.authorLoo, Roger
dc.contributor.authorRosseel, Erik
dc.contributor.authorPorret, Clément
dc.contributor.authorShimura, Yosuke
dc.date.accessioned2026-04-21T07:52:52Z
dc.date.available2026-04-21T07:52:52Z
dc.date.createdwos2026-03-18
dc.date.issued2024
dc.description.abstractThis work reports on demonstration of monolithic complementary field effect (CFET) transistors using direct backside (BS) contact (DBC) to source and drain (SD) of the bottom PMOS device. We compare two integration options to avoid shorts between DBC and gate and/or Si substrate relying either on the use of an offset spacer or on the formation of a bottom dielectric isolation from the backside (BS-BDI). We show that a DBC layer registration accuracy of < 3 nm can be achieved with high order correction modelling which can be transferred to consecutively processed BS layers. Both integration options result in functional bottom (pFET) and top (nFET) CMOS devices on a common gate at 60 nm gate pitch. While the BS-BDI option requires additional process steps, it results into parasitic transistor leakage suppression due to replacement of the Si substrate under the gate by dielectric. Moreover, it provides better tolerance to DBC misplacement and enables maximizing contacting area.
dc.description.wosFundingTextThis research was funded by imec's Core Partner Program and EU projects.
dc.identifier.doi10.1109/iedm50854.2024.10873520
dc.identifier.issn2380-9248
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/59136
dc.language.isoeng
dc.provenance.editstepusergreet.vanhoof@imec.be
dc.publisherIEEE
dc.source.conferenceIEEE International Electron Devices Meeting (IEDM)
dc.source.conferencedate2024-12-07
dc.source.conferencelocationSan Francisco
dc.source.journal2024 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, IEDM
dc.source.numberofpages4
dc.title

Monolithic-CFET with Direct Backside Contact to Source/Drain and Backside Dielectric Isolation

dc.typeProceedings paper
dspace.entity.typePublication
imec.internal.crawledAt2026-04-07
imec.internal.sourcecrawler
imec.internal.wosCreatedAt2026-04-07
Files
Publication available in collections: