Publication:

SOT-MRAM Bitcell Scaling With BEOL Read Selectors: A DTCO Study

 
dc.contributor.authorXiang, Yang
dc.contributor.authorGarcia Redondo, Fernando
dc.contributor.authorSharma, Arvind
dc.contributor.authorNguyen, Van Dai
dc.contributor.authorFantini, Andrea
dc.contributor.authorMatagne, Philippe
dc.contributor.authorRao, Siddharth
dc.contributor.authorSubhechha, Subhali
dc.contributor.authorVerschueren, Lynn
dc.contributor.authorBaig, Md. A.
dc.contributor.authorGarcia Bardon, Marie
dc.contributor.authorHellings, Geert
dc.date.accessioned2026-01-26T14:33:31Z
dc.date.available2026-01-26T14:33:31Z
dc.date.createdwos2025-10-26
dc.date.issued2025
dc.description.abstractThis work explores the cross-node scaling potential of SOT-MRAM for last-level caches (LLCs) under heterogeneous system scaling paradigm. We perform extensive design-technology co-optimization (DTCO) exercises to evaluate the bitcell footprint for different cell configurations at a representative 7 nm technology and to assess their implications on read and write power-performance. We crucially identify the MTJ routing struggle in conventional two-transistor one-resistor (2T1R) SOT-MRAMs as the primary bitcell area scaling challenge and propose to use BEOL read selectors (BEOL RSs) that enable (10%–40%) bitcell area reduction and eventually match sub-N3 SRAM. On writability, we affirm that BEOL RS-based bitcells could meet the required SOT switching current, provided the magnetic free layer properties be engineered in line with LLC-specific, (0.1–100) s retention targets. This is particularly to attribute to their: 1) more available Si fins for write transistor (WRT) and 2) lower bitline resistance at reduced cell width. We nevertheless underscore the read tradeoff associated with BEOL RSs, with the low-drive IGZO-FET selector sacrificing the latency up to (3–5) ns and the imperfectly rectifying diode selectors suffering (2.5–5) × energy cost relative to 2T1R. This article thus highlights the realistic prospects and hurdles of BEOL RSs toward holistic power-performance-area (PPA) scaling of SOT-MRAM.
dc.description.wosFundingTextThe acquisition and operation are jointly funded by the Chips Joint Undertaking, through the European Union's Digital Europe (101183266) and Horizon Europe programs (101183277), as well as by the participating states Belgium (Flanders), France, Germany, Finland, Ireland and Romania.
dc.identifier.doi10.1109/TED.2025.3617043
dc.identifier.issn0018-9383
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/58735
dc.language.isoeng
dc.provenance.editstepusergreet.vanhoof@imec.be
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
dc.source.beginpage6665
dc.source.endpage6671
dc.source.issue12
dc.source.journalIEEE TRANSACTIONS ON ELECTRON DEVICES
dc.source.numberofpages7
dc.source.volume72
dc.title

SOT-MRAM Bitcell Scaling With BEOL Read Selectors: A DTCO Study

dc.typeJournal article
dspace.entity.typePublication
imec.identified.statusLibrary
imec.internal.crawledAt2025-10-22
imec.internal.sourcecrawler
Files
Publication available in collections: