Publication:

SpiRec: Soft-logic Architecture Exploration of Reconfigurable Systems for Spiking Neural Networks

 
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0002-5868-8077
cris.virtual.orcid0000-0002-2243-5350
cris.virtualsource.departmentb64b5b72-68fc-46cb-b91f-cc0ac2d06293
cris.virtualsource.department21acd2fb-eb07-4517-9f6f-5774883cf252
cris.virtualsource.orcidb64b5b72-68fc-46cb-b91f-cc0ac2d06293
cris.virtualsource.orcid21acd2fb-eb07-4517-9f6f-5774883cf252
dc.contributor.authorLai, Xunqin
dc.contributor.authorCorradi, Federico
dc.contributor.authorSahoo, Siva Satyendra
dc.date.accessioned2026-03-16T13:41:14Z
dc.date.available2026-03-16T13:41:14Z
dc.date.createdwos2025-12-12
dc.date.issued2025
dc.description.abstractIn recent years, Spiking Neural Networks (SNNs) have been increasingly deployed on Field Programmable Gate Arrays (FPGAs) for enabling low-energy AI inference. SNNs aim to enable more biomimetic processing than ANNs, thereby enabling more event-driven computing along with using cheaper arithmetic than multiply and accumulate operations. However, deploying large SNNs to achieve acceptable accuracy requires extensive use of configurable logic blocks (CLBs), leading to additional programmable routing and critical path delay. This study addresses these issues by exploring soft-logic architectures to reduce resource utilization for SNNs. We propose two architectures that provide a more efficient mapping of logic primitives for SNNs, reducing CLB usage by 13.49% and 20.13% compared to the Intel Stratix10 baseline. Implemented with an advanced technology node, these architectures achieve an average reduction of 8.30% and 7.30% in CLB area and reduce critical path delay by 2.72% and 3.42%, respectively, enabling larger SNNs with faster inference within the same programmable fabric.
dc.identifier.doi10.1109/asap65064.2025.00025
dc.identifier.isbn979-8-3315-9553-1
dc.identifier.issn2160-0511
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/58839
dc.language.isoeng
dc.provenance.editstepusergreet.vanhoof@imec.be
dc.publisherIEEE COMPUTER SOC
dc.source.beginpage109
dc.source.conferenceIEEE 36th International Conference on Application-specific Systems, Architectures and Processors (ASAP)
dc.source.conferencedate2025-07-28
dc.source.conferencelocationVancouver
dc.source.endpage116
dc.source.journal2025 IEEE 36TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, ASAP
dc.source.numberofpages8
dc.title

SpiRec: Soft-logic Architecture Exploration of Reconfigurable Systems for Spiking Neural Networks

dc.typeProceedings paper
dspace.entity.typePublication
imec.internal.crawledAt2025-12-15
imec.internal.sourcecrawler
Files
Publication available in collections: