Publication:

Design Technology Co-Optimization of 3D SRAM Macro in Nanosheet Technology for High-Bandwidth Applications

 
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0002-6665-749X
cris.virtual.orcid0000-0002-1087-3433
cris.virtual.orcid0000-0002-3598-8798
cris.virtual.orcid#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0002-9783-2713
cris.virtual.orcid0000-0002-5376-2119
cris.virtual.orcid0000-0002-8803-8374
cris.virtualsource.department440d2e81-d0b3-4189-aca4-b21211376a65
cris.virtualsource.department92510db1-91b0-4865-a06f-c3b655429966
cris.virtualsource.department22742076-aa0a-4014-8779-706506c94c4e
cris.virtualsource.department32a168a7-f703-4acb-992e-5161c455c77d
cris.virtualsource.departmented894ec9-d595-4dd3-943b-8d99244a104d
cris.virtualsource.departmentbfe4383e-0bd8-4c32-bf26-8b393bbe6a5f
cris.virtualsource.departmentcd811942-aea0-4312-8eb5-d9cc179a6b3d
cris.virtualsource.departmentc4a4eb19-085c-45ab-b66e-8465e2ed7660
cris.virtualsource.orcid440d2e81-d0b3-4189-aca4-b21211376a65
cris.virtualsource.orcid92510db1-91b0-4865-a06f-c3b655429966
cris.virtualsource.orcid22742076-aa0a-4014-8779-706506c94c4e
cris.virtualsource.orcid32a168a7-f703-4acb-992e-5161c455c77d
cris.virtualsource.orcided894ec9-d595-4dd3-943b-8d99244a104d
cris.virtualsource.orcidbfe4383e-0bd8-4c32-bf26-8b393bbe6a5f
cris.virtualsource.orcidcd811942-aea0-4312-8eb5-d9cc179a6b3d
cris.virtualsource.orcidc4a4eb19-085c-45ab-b66e-8465e2ed7660
dc.contributor.authorSwarnkar, Anurag
dc.contributor.authorAbdi, Dawit
dc.contributor.authorKumari, Bhawana
dc.contributor.authorVenugopal, Priya
dc.contributor.authorPantano, Nicolas
dc.contributor.authorHellings, Geert
dc.contributor.authorKulkarni, Jaydeep
dc.contributor.authorBiswas, Dwaipayan
dc.contributor.authorRyckaert, Julien
dc.contributor.authorRedondo, Fernando Garcia
dc.date.accessioned2026-04-27T12:36:38Z
dc.date.available2026-04-27T12:36:38Z
dc.date.createdwos2025-09-30
dc.date.issued2025
dc.description.abstractAdvancements in 2.5D and 3D technology have emerged as breakthroughs within the realm of semiconductor innovation with enhanced performance, efficiency and miniaturization of semiconductor devices. Given the substantial space occupied by SRAM in modern day system-on-chips (SoCs), 3D SRAM promises footprint reduction and enhanced chip performance. Face-to-face (F2F) hybrid bonding is extensively used to bond two or more operational silicon chips to get 3D stacked chips. However, these bond pads have significantly higher pitch when compared with the SRAM bit-cell dimensions and hence the data bandwidth is limited by the bond pitch of the linearly arranged hybrid bond pads. This work demonstrates a staggered pillar configuration to overcome the 3D F2F bond pad pitch limit and hence increasing the bandwidth of the 3D SRAM macro significantly. The 3D SRAM macro with staggered pillar configuration achieves 2x, 4x and 7x improvement in the bandwidth for 400 nm, 700 nm and 1 µm bond pad pitches, respectively, compared to non-staggered 3D configuration in A14 nanosheet technology.
dc.identifier.doi10.1109/IMW61990.2025.11026977
dc.identifier.isbn979-8-3503-6299-2
dc.identifier.issn2330-7978
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/59205
dc.language.isoeng
dc.provenance.editstepusergreet.vanhoof@imec.be
dc.publisherIEEE
dc.source.beginpage121
dc.source.conferenceIEEE International Memory Workshop (IMW)
dc.source.conferencedate2025-05-18
dc.source.conferencelocationMonterey
dc.source.endpage124
dc.source.journal2025 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW
dc.source.numberofpages4
dc.title

Design Technology Co-Optimization of 3D SRAM Macro in Nanosheet Technology for High-Bandwidth Applications

dc.typeProceedings paper
dspace.entity.typePublication
imec.internal.crawledAt2025-10-22
imec.internal.sourcecrawler
Files
Publication available in collections: