Publication:

A Methodology for Datapath Energy Prediction and Optimization in Near Threshold Voltage Regime

 
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0003-1188-4924
cris.virtualsource.department89856542-80db-428c-8ba5-3be494ea8b67
cris.virtualsource.orcid89856542-80db-428c-8ba5-3be494ea8b67
dc.contributor.authorMahipal Dargupally
dc.contributor.authorAcharya Lomash Chandra
dc.contributor.authorSharma, Arvind
dc.contributor.authorDasgupta, Sudeb
dc.contributor.authorBulusu, Anand
dc.contributor.imecauthorSharma, Arvind
dc.contributor.orcidimecSharma, Arvind::0000-0003-1188-4924
dc.date.accessioned2025-07-14T13:41:08Z
dc.date.available2024-12-21T17:09:30Z
dc.date.available2025-07-14T13:41:08Z
dc.date.issued2025
dc.description.abstractIn this article, we propose a method for sizing an arbitrary combinational datapath to minimize its energy consumption. Our method involves deriving expressions for the components of energy consumption at both the stage and path levels. In this work, we identify overshoot energy ( EOS ) consumption as a previously unreported component contributing to energy consumption, particularly significant in the near/sub-threshold voltage regime. We determine that this EOS consumption is proportional to the input and output transition times and size of a logic gate at a particular stage of a datapath. We also observe that, for a given number of stages (N) and path effort, the total energy consumption is optimized when the stage effort (f) in a datapath is kept constant. Based on our observations and derivations of all the energy components and the requirement for a constant “f” in the datapath, we develop a method to minimize the energies of a logic circuit while maintaining the timing closure requirement. We determine that the non-critical paths (NCPs) must be sized to a minimum “f” while maintaining the timing requirements. We verified our models on several ISCAS and EPFL benchmark circuits with an average reduction of 28.1% (41.2%) and 19.2% (28.4%) in energy consumption [figure of merit (FoM)], respectively. The proposed methodology predicts the total energy consumption at a stage and path level of N-stage logic, with only one-time SPICE simulation on a single stage, with a maximum error of 1.3% and 1.62%, respectively, against SPICE simulations. The simulations are performed in Synopsys HSPICE environment with ST Microelectronics 65 nm CMOS and 28 nm FDSOI technology nodes, resulting in a very good agreement with the developed methodology.
dc.description.wosFundingTextThis work was supported in part by the Department of Science and Technology (DST) Science and Engineering Research Board (SERB), Government of India (GoI) through Impacting Research Innovation and Technology Round-2 (IMPRINT-2) under Grant IMP/2018/001158/IT.
dc.identifier.doi10.1109/TVLSI.2024.3504856
dc.identifier.issn1063-8210
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/45004
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
dc.source.beginpage771
dc.source.endpage779
dc.source.issue3
dc.source.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
dc.source.numberofpages9
dc.source.volume33
dc.subject.keywordsCMOS
dc.subject.keywordsDESIGN
dc.subject.keywordsDISSIPATION
dc.title

A Methodology for Datapath Energy Prediction and Optimization in Near Threshold Voltage Regime

dc.typeJournal article
dspace.entity.typePublication
Files

Original bundle

Name:
A_Methodology_for_Datapath_Energy_Prediction_and_Optimization_in_Near_Threshold_Voltage_Regime.pdf
Size:
2.26 MB
Format:
Adobe Portable Document Format
Description:
Published
Publication available in collections: