Publication:

Technology/circuit/system co-optimization and benchmarking for multilayer graphene interconnects at sub-10-nm technology node

Date

 
dc.contributor.authorPan, Chenyun
dc.contributor.authorRaghavan, Praveen
dc.contributor.authorCeyhan, Ahmet
dc.contributor.authorCatthoor, Francky
dc.contributor.authorTokei, Zsolt
dc.contributor.authorNaeemi, Azad
dc.contributor.imecauthorCatthoor, Francky
dc.contributor.imecauthorTokei, Zsolt
dc.contributor.orcidimecCatthoor, Francky::0000-0002-3599-8515
dc.date.accessioned2021-10-22T21:37:29Z
dc.date.available2021-10-22T21:37:29Z
dc.date.embargo9999-12-31
dc.date.issued2015
dc.identifier.issn0018-9383
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/25729
dc.identifier.urlhttp://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=7061953
dc.source.beginpage1530
dc.source.endpage1536
dc.source.issue5
dc.source.journalIEEE Transactions on Electron Devices
dc.source.volume62
dc.title

Technology/circuit/system co-optimization and benchmarking for multilayer graphene interconnects at sub-10-nm technology node

dc.typeJournal article
dspace.entity.typePublication
Files

Original bundle

Name:
31712.pdf
Size:
2.72 MB
Format:
Adobe Portable Document Format
Publication available in collections: