Publication:
Technology/circuit/system co-optimization and benchmarking for multilayer graphene interconnects at sub-10-nm technology node
Date
| dc.contributor.author | Pan, Chenyun | |
| dc.contributor.author | Raghavan, Praveen | |
| dc.contributor.author | Ceyhan, Ahmet | |
| dc.contributor.author | Catthoor, Francky | |
| dc.contributor.author | Tokei, Zsolt | |
| dc.contributor.author | Naeemi, Azad | |
| dc.contributor.imecauthor | Catthoor, Francky | |
| dc.contributor.imecauthor | Tokei, Zsolt | |
| dc.contributor.orcidimec | Catthoor, Francky::0000-0002-3599-8515 | |
| dc.date.accessioned | 2021-10-22T21:37:29Z | |
| dc.date.available | 2021-10-22T21:37:29Z | |
| dc.date.embargo | 9999-12-31 | |
| dc.date.issued | 2015 | |
| dc.identifier.issn | 0018-9383 | |
| dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/25729 | |
| dc.identifier.url | http://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=7061953 | |
| dc.source.beginpage | 1530 | |
| dc.source.endpage | 1536 | |
| dc.source.issue | 5 | |
| dc.source.journal | IEEE Transactions on Electron Devices | |
| dc.source.volume | 62 | |
| dc.title | Technology/circuit/system co-optimization and benchmarking for multilayer graphene interconnects at sub-10-nm technology node | |
| dc.type | Journal article | |
| dspace.entity.type | Publication | |
| Files | Original bundle
| |
| Publication available in collections: |