dc.contributor.author | Mannaert, Geert | |
dc.contributor.author | Mertens, Hans | |
dc.contributor.author | Hosseini, Maryam | |
dc.contributor.author | Demuynck, Steven | |
dc.contributor.author | Nguyen, Vy Thi Hoang | |
dc.contributor.author | Chan, BT | |
dc.contributor.author | Lazzarino, Frederic | |
dc.date.accessioned | 2025-02-10T14:04:56Z | |
dc.date.available | 2023-06-26T07:30:24Z | |
dc.date.available | 2025-02-10T14:04:56Z | |
dc.date.issued | 2023-05-16 | |
dc.identifier.issn | 0277-786X | |
dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/42094.2 | |
dc.title | Challenges for spacer and source/drain cavity patterning in CFET devices | |
dc.type | Proceedings paper | |
dc.contributor.imecauthor | Mannaert, Geert | |
dc.contributor.imecauthor | Mertens, Hans | |
dc.contributor.imecauthor | Hosseini, Maryam | |
dc.contributor.imecauthor | Demuynck, Steven | |
dc.contributor.imecauthor | Nguyen, Vy Thi Hoang | |
dc.contributor.imecauthor | Chan, BT | |
dc.contributor.imecauthor | Lazzarino, Frederic | |
dc.contributor.orcidimec | Mannaert, Geert::0009-0003-1267-5355 | |
dc.contributor.orcidimec | Mertens, Hans::0000-0002-3392-6892 | |
dc.contributor.orcidimec | Hosseini, Maryam::0000-0002-0210-4095 | |
dc.contributor.orcidimec | Chan, BT::0000-0003-2890-0388 | |
dc.contributor.orcidimec | Lazzarino, Frederic::0000-0001-7961-9727 | |
dc.date.embargo | 2023-05-01 | |
dc.identifier.doi | http://dx.doi.org/10.1117/12.2658073 | |
dc.source.numberofpages | 10 | |
dc.source.peerreview | yes | |
dc.subject.discipline | Electrical & electronic engineering | |
dc.source.beginpage | Art. 1249908 | |
dc.source.endpage | N/A | |
dc.source.conference | SPIE Advanced Lithography + Patterning | |
dc.source.conferencedate | 26 February – 2 March 2023 | |
dc.source.conferencelocation | San Jose, CA | |
dc.source.journal | Proceedings of SPIE; Vol. 12499 | |
imec.availability | Published - open access | |