Publication:
Process optimization for sub-100-nm gate patterns using phase edge lithography
Date
| dc.contributor.author | van Ingen Schenau, K. | |
| dc.contributor.author | Vleeming, Bert | |
| dc.contributor.author | Gehoel-van Ansem, W. F. | |
| dc.contributor.author | Wong, P. | |
| dc.contributor.author | Vandenberghe, Geert | |
| dc.contributor.imecauthor | Vandenberghe, Geert | |
| dc.date.accessioned | 2021-10-14T18:04:47Z | |
| dc.date.available | 2021-10-14T18:04:47Z | |
| dc.date.issued | 2001 | |
| dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/5737 | |
| dc.source.beginpage | 200 | |
| dc.source.conference | Advances in Resist Technology and Processing XVIII | |
| dc.source.conferencedate | 26/02/2001 | |
| dc.source.conferencelocation | Santa Clara, CA USA | |
| dc.source.endpage | 211 | |
| dc.title | Process optimization for sub-100-nm gate patterns using phase edge lithography | |
| dc.type | Proceedings paper | |
| dspace.entity.type | Publication | |
| Files | ||
| Publication available in collections: |