Publication:
Test-architecture optimization and test scheduling for TSV-based 3D stacked ICs
Date
| dc.contributor.author | Noia, Brandon | |
| dc.contributor.author | Chakrabarty, Krishnendu | |
| dc.contributor.author | Goel, Sandeep K. | |
| dc.contributor.author | Marinissen, Erik Jan | |
| dc.contributor.author | Verbree, Jouke | |
| dc.contributor.imecauthor | Marinissen, Erik Jan | |
| dc.contributor.orcidimec | Marinissen, Erik Jan::0000-0002-5058-8303 | |
| dc.date.accessioned | 2021-10-19T16:45:29Z | |
| dc.date.available | 2021-10-19T16:45:29Z | |
| dc.date.issued | 2011-11 | |
| dc.identifier.issn | 0278-0070 | |
| dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/19490 | |
| dc.identifier.url | http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=6046180 | |
| dc.source.beginpage | 1705 | |
| dc.source.endpage | 1718 | |
| dc.source.issue | 11 | |
| dc.source.journal | IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems | |
| dc.source.volume | 30 | |
| dc.title | Test-architecture optimization and test scheduling for TSV-based 3D stacked ICs | |
| dc.type | Journal article | |
| dspace.entity.type | Publication | |
| Files | ||
| Publication available in collections: |