Publication:
A 7-bit 150-GSa/s DAC in 5-nm FinFET CMOS
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
| cris.virtual.orcid | 0000-0002-6611-7979 | |
| cris.virtual.orcid | 0000-0001-5485-1837 | |
| cris.virtual.orcid | 0000-0002-9444-6235 | |
| cris.virtual.orcid | 0000-0002-9672-6652 | |
| cris.virtual.orcid | 0000-0003-1397-9011 | |
| cris.virtual.orcid | 0000-0001-8291-0339 | |
| cris.virtual.orcid | 0000-0002-0114-1193 | |
| cris.virtual.orcid | 0000-0002-8737-9142 | |
| cris.virtual.orcid | 0000-0002-3980-0203 | |
| cris.virtual.orcid | 0000-0002-3915-394X | |
| cris.virtualsource.department | f99479a3-1e76-438d-9ec1-7d6eda3044dc | |
| cris.virtualsource.department | c436d874-28e3-4c9e-b583-65ac229eeaba | |
| cris.virtualsource.department | 1a7bb302-f87b-4671-ac8f-73a1bd91578e | |
| cris.virtualsource.department | 3dada851-d554-4718-8993-44b5bf752bf5 | |
| cris.virtualsource.department | 49ea2dcd-93de-4610-9e5a-24858f2e8a37 | |
| cris.virtualsource.department | 39e0caac-a609-4260-9e90-0aede56a5501 | |
| cris.virtualsource.department | 45635c0b-93e2-4156-aee7-c7a56145fef3 | |
| cris.virtualsource.department | b8cb186a-465d-4076-a4fb-09aa4b16cdaa | |
| cris.virtualsource.department | 32d8e58a-5716-42c1-8c08-46738850ae45 | |
| cris.virtualsource.department | 5b530ba8-b510-47e2-b84d-f09fa3f438f7 | |
| cris.virtualsource.orcid | f99479a3-1e76-438d-9ec1-7d6eda3044dc | |
| cris.virtualsource.orcid | c436d874-28e3-4c9e-b583-65ac229eeaba | |
| cris.virtualsource.orcid | 1a7bb302-f87b-4671-ac8f-73a1bd91578e | |
| cris.virtualsource.orcid | 3dada851-d554-4718-8993-44b5bf752bf5 | |
| cris.virtualsource.orcid | 49ea2dcd-93de-4610-9e5a-24858f2e8a37 | |
| cris.virtualsource.orcid | 39e0caac-a609-4260-9e90-0aede56a5501 | |
| cris.virtualsource.orcid | 45635c0b-93e2-4156-aee7-c7a56145fef3 | |
| cris.virtualsource.orcid | b8cb186a-465d-4076-a4fb-09aa4b16cdaa | |
| cris.virtualsource.orcid | 32d8e58a-5716-42c1-8c08-46738850ae45 | |
| cris.virtualsource.orcid | 5b530ba8-b510-47e2-b84d-f09fa3f438f7 | |
| dc.contributor.author | Moeneclaey, Bart | |
| dc.contributor.author | Lambrecht, Joris | |
| dc.contributor.author | Parisi, Angelo | |
| dc.contributor.author | Van Kerrebrouck, Joris | |
| dc.contributor.author | Coudyzer, Gertjan | |
| dc.contributor.author | Kankuppe Raghavendra Swamy, Anirudh Praveen | |
| dc.contributor.author | Yin, Xin | |
| dc.contributor.author | Martens, Ewout | |
| dc.contributor.author | Craninckx, Jan | |
| dc.contributor.author | Ossieur, Peter | |
| dc.date.accessioned | 2026-04-15T10:14:37Z | |
| dc.date.available | 2026-04-15T10:14:37Z | |
| dc.date.createdwos | 2026-01-29 | |
| dc.date.issued | 2026 | |
| dc.description.abstract | We present a 7-bit wireline digital-to-analog converter (DAC), fabricated in 5-nm FinFET CMOS. The number of source-series terminated (SST) cells in the output stage is reduced to 34 by employing cells with relative weight 1 and 4. Each differential cell integrates two single-ended three-stage 8:1 return-to-zero (RZ) multiplexers with an integrated SST driver and a clock pulse generator (CPG), which generates the required clock pulses for the multiplexers from an eight-phase clocking scheme. The clock buffers driving these cells feature shunt inductors to reduce power consumption and jitter. At 150 GSa/s, the effective number of bits (ENOB) was measured to be 4.1 b for a 72.8-GHz sinewave. The DAC consumes 621 mW from a 0.9- and 0.96-V supply. Eye diagrams of 150-GBd NRZ, PAM-4, and PAM-6 are demonstrated, pre-equalized using a 10-tap feedforward equalizer. | |
| dc.identifier.doi | 10.1109/jssc.2026.3654029 | |
| dc.identifier.issn | 0018-9200 | |
| dc.identifier.uri | https://imec-publications.be/handle/20.500.12860/59096 | |
| dc.language.iso | eng | |
| dc.provenance.editstepuser | greet.vanhoof@imec.be | |
| dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | |
| dc.source.beginpage | 1363 | |
| dc.source.endpage | 1373 | |
| dc.source.issue | 4 | |
| dc.source.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | |
| dc.source.numberofpages | 11 | |
| dc.source.volume | 61 | |
| dc.title | A 7-bit 150-GSa/s DAC in 5-nm FinFET CMOS | |
| dc.type | Journal article | |
| dspace.entity.type | Publication | |
| imec.internal.crawledAt | 2026-04-07 | |
| imec.internal.source | crawler | |
| imec.internal.wosCreatedAt | 2026-04-07 | |
| Files | Original bundle
| |
| Publication available in collections: |