Publication:

A 70-MHz Bandwidth Time-Interleaved Noise-Shaping SAR-Assisted Delta-Sigma ADC With Digital Cross-Coupling in 28-nm CMOS

 
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0001-5485-1837
cris.virtual.orcid0000-0002-3980-0203
cris.virtual.orcid0000-0003-4388-7257
cris.virtual.orcid0000-0002-1642-2465
cris.virtual.orcid0000-0001-5682-8737
cris.virtualsource.departmentc436d874-28e3-4c9e-b583-65ac229eeaba
cris.virtualsource.department32d8e58a-5716-42c1-8c08-46738850ae45
cris.virtualsource.department04854297-248a-40b9-b457-b79f899da9f8
cris.virtualsource.departmentc14931ca-2bfa-4b8e-8423-ffed8000be4d
cris.virtualsource.department3d40dbe8-e941-43b2-916f-881d213bfd6d
cris.virtualsource.orcidc436d874-28e3-4c9e-b583-65ac229eeaba
cris.virtualsource.orcid32d8e58a-5716-42c1-8c08-46738850ae45
cris.virtualsource.orcid04854297-248a-40b9-b457-b79f899da9f8
cris.virtualsource.orcidc14931ca-2bfa-4b8e-8423-ffed8000be4d
cris.virtualsource.orcid3d40dbe8-e941-43b2-916f-881d213bfd6d
dc.contributor.authorMoura Santana, Lucas
dc.contributor.authorMartens, Ewout
dc.contributor.authorLagos Benites, Jorge
dc.contributor.authorWambacq, Piet
dc.contributor.authorCraninckx, Jan
dc.contributor.imecauthorSantana, Lucas Moura
dc.contributor.imecauthorMartens, Ewout
dc.contributor.imecauthorLagos, Jorge
dc.contributor.imecauthorWambacq, Piet
dc.contributor.imecauthorCraninckx, Jan
dc.contributor.orcidimecMartens, Ewout::0000-0001-5485-1837
dc.contributor.orcidimecWambacq, Piet::0000-0003-4388-7257
dc.contributor.orcidimecCraninckx, Jan::0000-0002-3980-0203
dc.date.accessioned2025-01-20T18:25:35Z
dc.date.available2025-01-20T18:25:35Z
dc.date.issued2025
dc.description.abstractThis work presents a 2× time-interleaved (TI) delta-sigma modulator (DSM) analog-to-digital converter (ADC) leveraging a 6-b noise-coupled (NC) noise-shaping (NS) SAR quantizer. A novel technique to implement the noise coupling mid-quantization is presented to relax the timing bottleneck by parallelizing the operations needed for coupling. The loop filter is implemented using power-efficient, no hold-phase ring amplifiers, with an input capacitor reset presampling to reduce kickback noise in the input network. The complete ADC clocks at a sampling rate of 1.4 GS/s, which is one of the highest among all discrete-time (DT) DSM ADCs and TI NS ADCs to date, and achieves 67/72-dB SNDR/SNR over a 70-MHz bandwidth while consuming 32 mW.
dc.identifier.doi10.1109/OJSSCS.2024.3520525
dc.identifier.issn2644-1349
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/45098
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
dc.source.beginpage11
dc.source.endpage20
dc.source.journalIEEE OPEN JOURNAL OF THE SOLID-STATE CIRCUITS SOCIETY
dc.source.numberofpages10
dc.source.volume5
dc.subject.keywordsMODULATOR
dc.title

A 70-MHz Bandwidth Time-Interleaved Noise-Shaping SAR-Assisted Delta-Sigma ADC With Digital Cross-Coupling in 28-nm CMOS

dc.typeJournal article
dspace.entity.typePublication
Files

Original bundle

Name:
A_70-MHz_Bandwidth_Time-Interleaved_Noise-Shaping_SAR-Assisted_Delta-Sigma_ADC_With_Digital_Cross-Coupling_in_28-nm_CMOS.pdf
Size:
7.84 MB
Format:
Adobe Portable Document Format
Description:
Published
Publication available in collections: