Publication:

2D Local Interconnect Metal Patterning Exploration for CFET

Date

 
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0002-9998-8009
cris.virtual.orcid0009-0004-5740-0416
cris.virtual.orcid#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0001-7060-4836
cris.virtual.orcid0000-0002-3869-965X
cris.virtual.orcid#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0002-4076-8597
cris.virtualsource.department9d79c6fb-8d31-4942-9cf4-f2da02aba2a1
cris.virtualsource.department0c313ba2-1b50-45f1-949f-28b21d788912
cris.virtualsource.department29730559-d50b-42d0-bb33-d9084e9a9620
cris.virtualsource.department617671f8-3f62-447b-8177-d2929d279ffc
cris.virtualsource.department8429fb18-d6a5-414d-8a8c-efad35b67cb4
cris.virtualsource.departmented894ec9-d595-4dd3-943b-8d99244a104d
cris.virtualsource.department6fa2d735-f7db-464a-8ccd-43dfbf6cce15
cris.virtualsource.orcid9d79c6fb-8d31-4942-9cf4-f2da02aba2a1
cris.virtualsource.orcid0c313ba2-1b50-45f1-949f-28b21d788912
cris.virtualsource.orcid29730559-d50b-42d0-bb33-d9084e9a9620
cris.virtualsource.orcid617671f8-3f62-447b-8177-d2929d279ffc
cris.virtualsource.orcid8429fb18-d6a5-414d-8a8c-efad35b67cb4
cris.virtualsource.orcided894ec9-d595-4dd3-943b-8d99244a104d
cris.virtualsource.orcid6fa2d735-f7db-464a-8ccd-43dfbf6cce15
dc.contributor.authorChang, Hsinlan
dc.contributor.authorDrissi, Youssef
dc.contributor.authorMirabelli, Gioele
dc.contributor.authorZografos, Odysseas
dc.contributor.authorSherazi, Yasser
dc.contributor.authorRyckaert, Julien
dc.contributor.authorHiblot, Gaspard
dc.date.accessioned2026-01-14T09:56:50Z
dc.date.available2026-01-14T09:56:50Z
dc.date.issued2024
dc.description.abstractTo keep up with the pace set by Moore's law, an innovative standard cell architecture called CFET has been proposed recently. Its technical challenge is to stack transistors on top of each other to achieve higher density. Nevertheless, the targeted nodes still require very small dimensions in terms of pitches, critical dimensions (CD) and tip-to-tip, but also in terms of geometries. In this paper we explore the patterning of a 2D local interconnect, Middle of the Line (MOL) layer with aggressive pitches and spaces that has been foreseen as a possible option for this CFET architecture. Multiple patterning solutions are proposed including 1-EUV print with multiple colors, 2-Spacer assisted solutions with multiple cut patterns. Finally, we evaluate the benefit of using 3-High NA EUV lithography as a potential candidate for this type of layer.
dc.identifier10.1117/12.3010804
dc.identifier.doi10.1117/12.3010804
dc.identifier.eisbn978-1-5106-7213-0
dc.identifier.isbn978-1-5106-7212-3
dc.identifier.issn0277-786X
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/58642
dc.language.isoen
dc.provenance.editstepusergreet.vanhoof@imec.be
dc.publisherSPIE
dc.relation.ispartofOPTICAL AND EUV NANOLITHOGRAPHY XXXVII
dc.relation.ispartofseriesOPTICAL AND EUV NANOLITHOGRAPHY XXXVII
dc.source.beginpage129530Y
dc.source.conferenceOptical and EUV Nanolithography XXXVII
dc.source.conferencedate2024-02-26
dc.source.conferencelocationSan Jose
dc.source.journalProceedings of ISSN
dc.source.numberofpages7
dc.subjectN2
dc.subjectCFET
dc.subjectPitch
dc.subjectMOL
dc.subjectmulti-patterning
dc.subjectCut
dc.subjecthigh NA EUV (h-NA EUV)
dc.subjectScience & Technology
dc.subjectTechnology
dc.subjectPhysical Sciences
dc.title

2D Local Interconnect Metal Patterning Exploration for CFET

dc.typeProceedings paper
dspace.entity.typePublication
oaire.citation.editionWOS.ISTP
oaire.citation.volume12953
Files
Publication available in collections: