Publication:

Exploring GAA-Nanosheet, Forksheet and GAA-Forksheet Architectures: A TCAD-DTCO Study at 90 nm and 120-nm Cell Height

 
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid0000-0003-1893-3135
cris.virtual.orcid0000-0001-7060-4836
cris.virtual.orcid0000-0002-8761-5213
cris.virtual.orcid0000-0003-0067-8674
cris.virtual.orcid0000-0003-4276-5397
cris.virtual.orcid0000-0002-5376-2119
cris.virtualsource.department38607486-b4a8-432b-a307-d1da38c78bd2
cris.virtualsource.department617671f8-3f62-447b-8177-d2929d279ffc
cris.virtualsource.department385e9959-f3a2-4f98-af98-96c32b2bc006
cris.virtualsource.departmentce595cb3-c71a-4697-982a-615f6603934d
cris.virtualsource.departmentdd1cacfc-a794-43b4-8357-fb7d42b0d08a
cris.virtualsource.departmentcd811942-aea0-4312-8eb5-d9cc179a6b3d
cris.virtualsource.orcid38607486-b4a8-432b-a307-d1da38c78bd2
cris.virtualsource.orcid617671f8-3f62-447b-8177-d2929d279ffc
cris.virtualsource.orcid385e9959-f3a2-4f98-af98-96c32b2bc006
cris.virtualsource.orcidce595cb3-c71a-4697-982a-615f6603934d
cris.virtualsource.orciddd1cacfc-a794-43b4-8357-fb7d42b0d08a
cris.virtualsource.orcidcd811942-aea0-4312-8eb5-d9cc179a6b3d
dc.contributor.authorGaddemane, Gautam
dc.contributor.authorSchuddinck, Pieter
dc.contributor.authorBhuwalka, Krishna
dc.contributor.authorRzepa, Gerhard
dc.contributor.authorMirabelli, Gioele
dc.contributor.authorGupta, Anshul
dc.contributor.authorBoemmels, Juergen
dc.contributor.authorMatagne, Philippe
dc.contributor.authorYakimets, Dmitry
dc.contributor.authorWu, Hao
dc.contributor.authorHou, Lei
dc.contributor.authorHellings, Geert
dc.contributor.authorLiu, Changze
dc.contributor.imecauthorGaddemane, Gautam
dc.contributor.imecauthorSchuddinck, Pieter
dc.contributor.imecauthorMirabelli, Gioele
dc.contributor.imecauthorGupta, Anshul
dc.contributor.imecauthorBoemmels, Juergen
dc.contributor.imecauthorHellings, Geert
dc.contributor.orcidimecGaddemane, Gautam::0000-0003-0067-8674
dc.contributor.orcidimecSchuddinck, Pieter::0000-0003-1893-3135
dc.contributor.orcidimecMirabelli, Gioele::0000-0001-7060-4836
dc.contributor.orcidimecGupta, Anshul::0000-0003-4276-5397
dc.contributor.orcidimecBoemmels, Juergen::0000-0002-8761-5213
dc.contributor.orcidimecHellings, Geert::0000-0002-5376-2119
dc.date.accessioned2025-08-15T03:57:01Z
dc.date.available2025-08-15T03:57:01Z
dc.date.issued2025
dc.description.abstractThis study presents a Technology Computer Aided Design (TCAD) and comprehensive Design-Technology Co-Optimization (DTCO) approach to evaluate and enhance power and performance in Gate-All-Around Nanosheet (GAA-Nsh) and Forksheet (Fsh) architectures. The analysis focuses on the impact of active widths, sheet count, wall properties, and power delivery methods on the effective resistance (Reff) and capacitance (Ceff) of these devices. The research employs simulations of five-stage INVD1 ring oscillators (RO) at various metal pitches (Mx) to extract frequency and power data. Notably, a novel Gate-All-Around Forksheet (GAA-Fsh) structure is introduced, offering enhanced gate control while retaining the advantages of Fsh. The study also explores asymmetric N/PFETs within the Fsh technology, and innovative contacting approaches such as Buried Power Rail (BPR) and Backside Power Rail (BS-PR) with Backside Contact (BSC) to reduce access resistance. Results indicate that GAA-Fsh outperforms traditional GAA-Nsh and Fsh due to reduced Reff and Ceff, although it is process feasible only at larger Mx. At smaller Mx, GAA-Nsh demonstrates higher performance than Fsh at a given sheet width (Wsh), but Fsh, with the advantage of additional Wsh, can match GAA-Nsh performance at larger Wsh. Furthermore, the BPR and BS-PR contacting schemes are found to provide similar performance. This research provides valuable insights into future semiconductor device designs, emphasizing higher performance and efficient scaling.
dc.identifier.doi10.1109/JEDS.2024.3498092
dc.identifier.issn2168-6734
dc.identifier.urihttps://imec-publications.be/handle/20.500.12860/46073
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
dc.source.beginpage769
dc.source.endpage782
dc.source.journalIEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY
dc.source.numberofpages14
dc.source.volume13
dc.subject.keywordsFINFETS
dc.title

Exploring GAA-Nanosheet, Forksheet and GAA-Forksheet Architectures: A TCAD-DTCO Study at 90 nm and 120-nm Cell Height

dc.typeJournal article
dspace.entity.typePublication
Files

Original bundle

Name:
Exploring_GAA-Nanosheet_Forksheet_and_GAAForksheet_Architectures_A_TCAD-DTCO_Study_at_90_nm_and_120-nm_Cell_Height.pdf
Size:
12.16 MB
Format:
Adobe Portable Document Format
Description:
Published
Publication available in collections: